# KENWOOD

## **COMPACT DISC PLAYER**

NOTE: Please replace this service manual with the old DP-1100's manual (B51-1592-00). This manual has all descriptions for DP-1100 and DP-1100II.



Photo is DP-1100II \*Refer to Parts List on page 191.

TRIO-KENWOOD Corp. certifies this equipment conforms to DHHS Regulations No. 21 CFR 1040.10, Chapter I, Subchapter J.

\$

DANGER: Laser radiation when open and interlock defeated. AVOID DIRECT EXPOSURE TO BEAM.

## **MEANING OF ABBREVIATIONS**

- AFC: Disc motor speed control signal output from IC8 on process PCB
- APC: Disc motor phase control signal output from IC8 on process PCB
- BCK: Clock pulse on which music data is sent to D/A converter (Bit clock pulse)
- **CK4M:** Clock signal of about 4 MHz for microprocessor (the signal resultant from 1/2 frequency division of X'tal OSC 8.4672 MHz)
- **CK88:** About 88 kHz signal which is identical with signal WDCK (word clock pulse) output from IC6 on process PCB. It is used as clock signal for IC15 on servo PCB or as pseudo EFM signal.
- CLS: Switch to inform opened or closed tray state. It is shorted with tray closed. ("L" with tray closed)
- CLV: Circuit which makes the linear velocity of disc motor constant to provide constant reading rate of disc data.
- DATA 12 and DATA 21: Signals for data communication (transmission and reception) between CPU 1 and CPU 2.
- DATA: Signal line on which data is sent from process PCB to D/A converter.
- **DCON:** Signal which is output from IC15 on servo PCB. It is normally "H" and becomes "L" when RF signal is lowered in level due to disc flaw. (Dropout control)
- **DIN:** Signal line on which positional data of disc flaw is transmitted between disc flaw position memory circuit and IC15 on servo PCB.
- DISK: Disc motor drive signal
- **DOCK:** Clock pulse output from IC15 on servo PCB to disc flaw position memory circuit. It is a six times amplified signal of FGS. (Dropout clock pulse)
- DOK: With disc provided, this pulse output is "L". Q1 on servo PCB detects the presence or absence of disc. (Disc OK)
- DSG: Refer to "IC15 pin function" on page 68.
- **EFM, EFM 1 and EFM 0:** Eight-to-Fourteen-Modulation signals. These are high-frequency signals or RF signals given from optical pickup.
- EMPH: Pre-emphasis signal output from IC8 on process PCB.
- F.COIL and T.COIL: Focusing and tracking coils control signals.
- FE or F.E: Focus error signal
- FG4: Signal resultant from 1/30 frequency division of signal DOCK. It controls disc motor drive signal.
- FGS: IC15 input pin of FG signal from disc motor.
- FOK: Focus servo control signal. Servo ON with signal FOK "L".

FOKG: Refer to "IC15 pin function" on page 69.

- **FSRH or FSRCH:** 2 Hz signal to detect just focusing point. It moves the pickup actuator up and down.
- IRQ: Interrupt control I/O pin between CPU 1 and CPU 2 (Interrupt request)
- KGC: Inversion signal of signal RFG in IC15. It is normally "L" and "H" during kick of motor.
- KICFB or KCIF: Refer to "IC15 pin function" on page 70.
- LDC: Refer to "IC15 pin function" on page 69.
- LRCK: Signal output from IC6 on process PCB. It indicates whether output data is for L-ch or R-ch.
- MODE 4: IC15 control signal which is output from main CPU. (Refer to page 70.)
- M5P: Disc motor ON/OFF control signal.
- MUTE: Music signal muting signal.
- **OPEN:** Switch which turns ON ("L") with tray open to inform opened tray state.
- OPNS: Refer to "IC15 pin function" on page 68.
- PLAY: Refer to "IC15 pin function" on page 69.
- PLCK: Refer to "IC15 pin function" on page 71.
- PU or P.U: Pickup.
- PUD: Refer to "IC15 pin function" on page 68.
- PUFB: Inversion signal of signal PUFF in IC15.
- RES: CPU initialize signal
- RFES: Refer to "IC15 pin function" on page 69.
- **RFG:** Refer to "IC15 pin function" on page 70.
- **RFOK:** This output becomes "L" when RF signal from pickup is input to IC10 (V2).
- RMC: Output signal from remote control signal amplifier
- **S1 and S2:** Pickup output signals emitted from preamplifier on mechanism PCB.
- SCK: Clock pulse for communication between CPU1 and CPU 2. (Serial clock pulse)
- SLT: Switch which turns ON ("L") with pickup at innermost track.
- START or STAT: IC12 control signal to enable SVC opera tion by main CPU. (IC12 ON at "'H")
- SVC (A, B, C and INH): Servo control
- TE or T.E: Tracking error signal or tracking monitor pin
- TEG 1 and TEG 2: Refer to "IC15 pin function" on page 68.

TEOP and TEON: Refer to "IC15 pin function" on page 68.

- **TEP:** Refer to ''IC15 pin function'' on page 68.
- **TES:** Refer to "IC15 pin function" on page 68.
- TRAY or TRY: Disc tray or tray drive signal
- TTAC: Refer to "IC15 pin function" on page 68.
- WDCK: Signal output from IC6 on process PCB. Its fre quency is twice that of signal LRCK.





### **II. FUNDAMENTALS**

### **1 FUNDAMENTALS**

### 1-1 SAMPLING

An analog voltage is continuous in respect to time, and has a value at each time of  $t_1$ ,  $t_2$ ,  $t_3$ , etc. as shown in Fig. 1.1 and as well a value at any time between  $t_1$  and  $t_2$ .



If an analog voltage is represented corresponding to a code system, the analog voltage over the definite time range of  $t_1$  to  $t_2$  is made of the indefinite number of codes. In order to transmit a digital signal corresponding to the voltage at  $t_1$ , it needs a definite time length, but when transmitting indefinite codes, the transmission does not end forever.



Therefore, in case where an analog voltage is converted to a coded system, analog voltages at timings with some interval are only converted as shown in Fig. 1.2. With such a process, the definite number of codes corresponding to the definite timings, for example, five codes for the time interval  $t_1$  to  $t_5$  are produced.

When having transmitted codes described in Fig. 1.2, only five codes can be received at the receive side between  $t_1$  and  $t_5$ . The number of voltage values reproduced thereby is only five, any voltage at timings except  $t_1$ ,  $t_2$ ,  $t_3$ , etc. cannot be determined.

However, if the frequency component (20 kHz) of the original analog signal is less than the value (44.1 kHz) depending upon the time interval between timings  $t_1$ ,  $t_2$ ,  $t_3$ , etc. at which coding is staged, even the value for non-transmitted portions can be reproduced. To pick up analog values at a fixed time interval by such a process is called "sampling".

### **1-2 QUANTIZATION**

Fig. 1.3 indicates one example where analog signals ranging from OV to 10V are converted to 11-step voltage values of OV, 1V, 2V,...,9V and 10V via round-off. With this conversion, preparation of only 11 kinds of codes is needed. To convert an analog signal to a kind of a digital signal with the process of round-off or the like is called "Quantization".







Fig. 1.4



### **1-3 SAMPLING THEOREM**





The frequency of picking up an analog signal, for example, 50,000 times per second, is called "a sampling frequency. It is proven that if sampling is conducted at the rate larger than a certain value, the original waveform can be reproduced just the same to an inch. This is called "a sampling theorem".

| Sampling Theorem: | If sampling is conducted at the fre-    |
|-------------------|-----------------------------------------|
|                   | quency (44.1 kHz) which is over dou-    |
|                   | ble the maximum frequency (20 kHz)      |
|                   | in a spectrum of a signal, the original |
|                   | waveform can be completely reproduc-    |
|                   | ed.                                     |

### **1-4 QUANTIZING NOISES**



A rounding error is caused by quantization at sampling points as described in 1-2, and seeing Fig. 1.6 it can be thought that this rounding error is created as a distortion or noise. This noise is of the nature different from noises emitted from an analog system, being called "a quantization noise".





The ratio of a quantizing noise against the maximum value of the signal in a binary-coded 16-bit system is plotted in respect to a sinusoidal wave input as shown in Fig. 1.7.

If a 16-bit code is used in quantizing one sampled value, the number of steps which can be taken, i.e., the quantizing number N is given as follows:

 $N = 2^{16} = 65536$ 

When making the amplitude of 0 to V corresponding to this, the width  $E_0$  of one quantization step is given by:

$$E_0 = V/(N - 1)$$

Therefore, the amplitude of a quantizing noise is  $E_{0}$  at the peak-to-peak value, so that the noise power  $N_{\bm{\varrho}}$  is:

$$NQ = \frac{2}{Eo} \int_{0}^{2} X^{2} dX = \frac{Eo^{2}}{12}$$

9



On the other hand, supposing that an input signal is a sinusoidal wave whose amplitude at the peak-to-peak value is V, the signal power S is:

$$S = \frac{1}{2\pi} \int_{0}^{2\pi} (\frac{V}{2} \sin X)^{2} dX = \frac{V^{2}}{8}$$

### 1-5 EFM (EIGHT TO FOURTEEN MODULATION)

To convert a level of an analog signal at every interval of a fixed period (1/44.1 kHz = 22.7  $\mu$ s), as described in 1-4, to a binary code (1 and 0) after quantization is called a "PCM" (Pulse Code Modulation).

PCM has various kinds of modulation systems, but here a Sony and Philips jointly developed new system, called EFM, used for DAD is described.

Therefore, the power ratio is:

$$\frac{S}{N_Q} = \frac{V^2}{8} / \frac{E o^2}{12} = -\frac{3}{2} (N-1)^2$$
  
D = 10 log  $\frac{S}{N_Q}$  = 10 log  $\frac{3}{2} (2^{16}-1)^2 \div 9.8 \, dB$ 

#### Role of Margin Bits

The purpose of the margin bits is to reduce a DC component and low frequency components by adding three additional bits to the signals converted into EFM.

### **Channel Bits**

One of 14 bits converted from 8 bits is called a channel bit.





EFM is the modulation to first divide a 16-bit datum (data bit) into two 8-bit data and then convert each of these 8-bit data to a 14-bit datum (channel bit) as shown in Fig. 1.8. The conversion is to select patterns of 2<sup>8</sup> kinds among patterns of 2<sup>14</sup> kinds, meeting the following condition. Channel bits of 2<sup>8</sup> meeting this condition have been predetermined by a computer as indicated in Tables 1-1 and 1-2:

Two or more but 10 or less 0s (zeros) should be always inserted between channel bits 1 and 14.

(2) Three channel bits are always inserted between 14-bit blocks. The role of these 3 bits is to make adjustment so that the above condition (enclosed in the box) is met even at the connection of blocks.

1

|                                                                                                                                                                                                                                                                                                                                                                          | 8 bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | s→14 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Order                                                                                                                                                                                                                                                                                                                                                                    | data bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | channel bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| $\begin{array}{c} \text{Order} \\ 0 \\ 1 \\ 2 \\ 3 \\ 4 \\ 5 \\ 6 \\ 7 \\ 8 \\ 9 \\ 10 \\ 11 \\ 2 \\ 3 \\ 4 \\ 5 \\ 6 \\ 7 \\ 8 \\ 9 \\ 10 \\ 11 \\ 13 \\ 14 \\ 5 \\ 6 \\ 7 \\ 8 \\ 9 \\ 10 \\ 11 \\ 22 \\ 23 \\ 24 \\ 26 \\ 27 \\ 28 \\ 9 \\ 30 \\ 1 \\ 22 \\ 23 \\ 24 \\ 26 \\ 27 \\ 28 \\ 9 \\ 30 \\ 1 \\ 32 \\ 33 \\ 4 \\ 5 \\ 5 \\ 5 \\ 5 \\ 5 \\ 5 \\ 5 \\ 5 \\ 5$ | data bits<br>00000000<br>00000001<br>00000011<br>0000010<br>00000111<br>00000100<br>00000111<br>00001000<br>00001001<br>00001001<br>00001010<br>00001010<br>00001010<br>00001010<br>0001000<br>0001001<br>0001001<br>0001010<br>0001010<br>0001010<br>0001010<br>0001010<br>0001010<br>0001010<br>0001010<br>0001101<br>0001101<br>0001101<br>0001101<br>0001101<br>0001101<br>0001101<br>0001101<br>0001101<br>0001101<br>0001101<br>0001101<br>0001101<br>0001101<br>0001101<br>0001101<br>0001111<br>000000<br>0010001<br>000000<br>0010001<br>0001001<br>000000<br>0010001<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010010<br>0010000<br>0010000<br>0010001<br>0010000<br>0010001<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>0010000<br>00100000<br>00100000<br>00100010 | channel bits           01001000100000           100001000000           1001001000000           1000100010000           0100100010000           0100100010000           01001000100000           000001000000           000001000000           000001000000           000001000000           000001000000           0000001000000           1000001000000           0000001000000           0000001000000           0000001000000           0000001000000           0000001000000           000000000000           00000000000000           000000000000000000000000000000000000 |
|                                                                                                                                                                                                                                                                                                                                                                          | d1d8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | C1C14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | C1 is first cut.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

г

|                                                                                                                                                                                                                                                                                                                    | 8 b                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | its→14 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Order                                                                                                                                                                                                                                                                                                              | data bits                                                                                                                                                                                                                                                                                                                                                                                                                                                               | channel bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| $\begin{array}{c} 64\\ 65\\ 66\\ 67\\ 68\\ 69\\ 70\\ 1\\ 72\\ 73\\ 74\\ 75\\ 76\\ 77\\ 78\\ 79\\ 80\\ 81\\ 82\\ 83\\ 84\\ 85\\ 86\\ 87\\ 88\\ 89\\ 90\\ 91\\ 92\\ 93\\ 94\\ 95\\ 96\\ 97\\ 98\\ 99\\ 100\\ 101\\ 102\\ 103\\ 104\\ 105\\ 106\\ 107\\ 108\\ 109\\ 111\\ 112\\ 113\\ 114\\ 5116\\ 117\\ \end{array}$ | 01000000<br>01000001<br>01000011<br>01000100<br>01000100<br>01000101<br>01000100<br>01000101<br>010010                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| $     \begin{array}{r}       118 \\       119 \\       120 \\       121 \\       122 \\       123 \\       124 \\       125 \\       126 \\       127 \\     \end{array} $                                                                                                                                         | 01110110<br>01110111<br>01111000<br>01111001<br>01111010<br>01111011<br>01111010<br>01111101<br>01111101<br>0111111                                                                                                                                                                                                                                                                                                                                                     | $\begin{array}{c} 0 \\ 0 \\ 0 \\ 0 \\ 1 \\ 0 \\ 0 \\ 0 \\ 0 \\ 0 \\$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                    | Order<br>64<br>65<br>66<br>67<br>68<br>69<br>70<br>71<br>72<br>73<br>74<br>75<br>76<br>77<br>78<br>79<br>80<br>81<br>82<br>83<br>84<br>85<br>86<br>87<br>88<br>89<br>90<br>91<br>923<br>94<br>95<br>96<br>97<br>98<br>99<br>100<br>101<br>102<br>103<br>104<br>105<br>106<br>107<br>108<br>109<br>110<br>111<br>112<br>113<br>114<br>115<br>116<br>117<br>118<br>119<br>120<br>121<br>1223<br>124<br>125<br>126<br>127<br>127<br>127<br>127<br>127<br>127<br>127<br>127 | Order         data bits           64         01000000           65         0100001           66         0100001           67         0100001           68         0100010           67         0100011           68         0100010           69         0100010           70         0100011           72         01001001           73         01001001           74         0100101           75         0100101           76         0100110           77         0100110           78         0100100           80         0101000           81         0101000           82         0101001           83         0101001           84         0101001           85         0101001           86         0101001           90         0101100           91         0101100           92         01011100           93         0101100           94         0101110           95         0101110           96         0100000           97         0100000 |

DP-11008/

EFM Conversion table 0 to 127 (NRZ-1 representation)

## **II. FUNDAMENTALS**

|                                                                                                                                                                                                                                                      | 8                                                                                                                   | bits→14 bits                                                                                    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| Order                                                                                                                                                                                                                                                | data bits                                                                                                           | channel bits                                                                                    |
| $\begin{array}{c}128\\129\\130\\131\\132\\133\\135\\136\\137\\138\\140\\141\\243\\145\\146\\147\\148\\145\\155\\157\\158\\159\\160\\162\\3166\\167\\171\\172\\3175\\177\\178\\0\\181\\283\\485\\67\\188\\188\\188\\188\\188\\188\\188\\188\\188\\18$ | 10000000<br>10000001<br>10000001<br>10000010<br>1000010<br>10000101<br>10000101<br>10000101<br>10000101<br>10001001 | $\begin{array}{c} 01001000100001\\ 1000000000001\\ 10000000000000000\\ 1000000000000000\\ 0000$ |
|                                                                                                                                                                                                                                                      | ↓<br>d1d8                                                                                                           | ↓ ↓ ↓ ↓ ↓ ↓ ↓ ↓                                                                                 |

| _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 8 bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ts→14 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Order                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | data bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | channel bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Order<br>192<br>193<br>194<br>195<br>196<br>197<br>198<br>199<br>200<br>201<br>202<br>203<br>204<br>205<br>206<br>207<br>208<br>209<br>210<br>211<br>212<br>213<br>214<br>215<br>216<br>217<br>218<br>219<br>220<br>221<br>222<br>223<br>224<br>225<br>226<br>227<br>228<br>229<br>230<br>221<br>222<br>233<br>244<br>255<br>226<br>227<br>228<br>229<br>230<br>231<br>222<br>233<br>244<br>255<br>226<br>227<br>228<br>229<br>230<br>244<br>255<br>226<br>227<br>228<br>229<br>230<br>244<br>255<br>226<br>227<br>228<br>229<br>230<br>221<br>222<br>223<br>224<br>225<br>226<br>227<br>228<br>229<br>230<br>221<br>222<br>233<br>244<br>255<br>226<br>227<br>228<br>229<br>230<br>221<br>222<br>223<br>224<br>225<br>226<br>227<br>228<br>229<br>230<br>221<br>222<br>233<br>244<br>255<br>226<br>227<br>228<br>229<br>230<br>221<br>222<br>223<br>224<br>225<br>226<br>227<br>228<br>229<br>230<br>224<br>225<br>226<br>227<br>228<br>229<br>230<br>224<br>225<br>226<br>227<br>228<br>229<br>230<br>231<br>232<br>244<br>235<br>236<br>237<br>238<br>239<br>234<br>234<br>235<br>236<br>237<br>238<br>239<br>230<br>231<br>232<br>234<br>232<br>234<br>235<br>236<br>237<br>238<br>239<br>234<br>235<br>236<br>237<br>238<br>239<br>234<br>235<br>236<br>237<br>238<br>239<br>234<br>235<br>236<br>237<br>238<br>234<br>234<br>235<br>236<br>237<br>238<br>234<br>244<br>245<br>236<br>237<br>238<br>234<br>234<br>235<br>236<br>237<br>238<br>234<br>244<br>245<br>244<br>245<br>244<br>245<br>244<br>245<br>244<br>245<br>244<br>245<br>244<br>245<br>244<br>245<br>244<br>245<br>244<br>245<br>244<br>244 | data bits<br>11000000<br>1100001<br>1100001<br>1100010<br>1100010<br>1100010<br>1100010<br>1100010<br>1100101<br>100100<br>1100101<br>1001001<br>100101<br>100110<br>100110<br>1001001<br>1010010<br>1010010<br>1010010<br>1010011<br>1010100<br>1010011<br>1010101<br>1010101<br>1010101<br>1010101<br>1011001<br>101100<br>1011001<br>101110<br>1001111<br>1001101<br>1001111<br>1001101<br>1001111<br>1001101<br>1001111<br>1001001<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>11000000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>1100000<br>11000 | channel bits           01000100100000           10010010010000           10010010010000           0000100010001           0000100010001           0000100010001           0000100010001           0000100010001           000010000000           000010000000           0000100100000           00001001000000           00001001000000           00001001000000           0000010000000           000001001000000           0000010010000000           0000010010000000           0000010010000000           0000010010010001           0000010010010001           0000010010010001           000000100100000000           000000000000000000000000000000000000 |
| 244<br>245<br>246<br>247<br>248<br>249                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | $11110100\\11110101\\11110110\\11110111\\1111000\\11111000\\11111001$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $\begin{array}{c} 01000010010010\\ 0000000010010\\ 0001001001001\\ 0010000000000\\ 0100000000000\\ 1000000000000\\ 1000000000000\\ 0000000$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 250<br>251<br>252<br>253<br>254<br>255                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 11111010<br>11111011<br>1111100<br>11111100<br>111111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $\begin{array}{c} 1 \ 0 \ 0 \ 1 \ 0 \ 0 \ 0 \ 0 \ 0 \ 0 \$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

data bits

channel bits

EFM Conversion table 128 to 255 (NRZ-1 representation)

C1 is first cut.

cf: NRZ Non Return to Zero

### 1-6 FRAME SYNCHRONIZATION AND FRAME STRUCTURE

Reproduction signals cannot be recovered RF signals do not come out for a long time due to dropout or one information bit has been shifted owing to jittering in digital recording or playback. Because one bit shift of a digital signal makes the signal quite different in its signal level.

Therefore, by dividing a recorded signal to many small blocks, the system is organized so that even when a signal is disturbed due to jittering or the like, a bit synchronization is always estabilished at the new block to identify the joint part between blocks. Such a block is called a "Frame". Frame Sync signals are inserted to indicate the boundary of the frame and to make a bit synchronization. Fig. 1.9 shows the structure of one frame.

|                                        | Channel bits             | Margin bits            | Total bits |
|----------------------------------------|--------------------------|------------------------|------------|
| Frame Synchro-<br>nization             | 24                       | 3                      | 27         |
| Users buts                             | 14                       | 3                      | 17         |
| Data bits                              | 14 bit $\times$ 24 = 336 | 3<br>bit x 8 = 24 = 72 | 408        |
| Error correction<br>bits (Parity bits) | 14 bit $\times 8 = 112$  | 3 bit x 24             | 136        |
|                                        | 486                      | 102                    | 588        |

### **Frame Structure**



#### Fig. 1.9



### 1-7 COMPACT DISC (CD)

- 1. There are many kinds of DAD systems: CD, MD and AHD. (Refer to Fig. 1.10)
- 2. DP-1100B/II adopts the CD system. The CD system is also called "a light system". A light beam from a semiconductor laser is converged with an objective lens to hit pits inside a disc for using their reflected light.
- There are no groove in the CD system hit pits.
   Size of Pit: Width 0.5 μm, Length: 0.9 to 3.3 μm, Depth: 0.1 μm
- 4. Laser beam is hit through a transparent disc layer to read out data. (See Fig. 1.11)
- 5. Construction of disc. (See Fig. 1.11)
- Disc baseplates are usually made of PC (polycarbonate), PMMA (acryl) is superior for a disc baseplate, but its

moisture absorption causing bend is a big defect. (Refer to precautions on handling the disc.)

- 7. Playback time is 60 minutes with a 120 mm disc. Dimensions are given in Fig. 1.12.
- The rotating speed of the disc is not constant. Because of a constant linear velocity system employed, the rotating speed is varied between around 500 to 200 r.p.m. (counterclockwise) CLV (constant linear velocity): capstan drive type taperecorder CAV (constant angular velocity): rim drive type taperecorder.
- 9. PU (pickup) does not contact a disc surface but traces a track moving from inner radius to outer radius.
- How much effectively does it use a laser beam? It depends upon the transmission factor, reflection factor and double refraction.







Fig. 1-11

## **II. FUNDAMENTALS**



Fig. 1.12

Lead In: TOC (table of contents) → Absolute time of the heading of music is included.

Lead Out: Used for retrieving of the heading indicates of program end.

Other  $\rightarrow$  Control Data P, Q



12. Double Refraction

The rating of double refraction is represented by a light path difference (mm). Rating: 100 mm

The main cause of double refraction is mold distortion. Fig.  $1.14\,$ 



Fig. 1.14

13. CD is tough against dusts Fig. 1.15(a) and (b)



(a) In a case where dusts are deposited on the disc surface

(b) In a case where dusts are attached to a reflecting film surface



- 14. Fabricating process of baseplate. Fig. 1.16
- 15. Mastering: Procedures for Photo-resist coating, laser recording and development are included. This is corresponding to the fabricating process of a lacquer disc in an analog record production.
- 16. Molding: Injection molding Photo Polymerization

## UP-11

## **II. FUNDAMENTALS**



Fig. 1.16 Manufacturing Process of CD





Fig. 1.17 Encoding system

### 2 CODE ERROR

### 2-1 CAUSES OF CODE ERROR

- (1) Defectives which are already present on a disc at delivery:
  - Dusts attached to pits during production of disc.
  - Disc molding distortion (entering of air bubbles whose refraction factor is not equal.)
- (2) Faults created on handling of a disc: dusts, scratches, stains and finger prints.
- (3) Level variations of reproduction signal (eye pattern) Because protection of out-of-tracking, Focus and CLV are all depending on a servo system, poor stability of the servo leads to increased code errors.

### 2-2 KINDS OF CODE ERROR

- (1) Random Error: an error which causes an error in one bit
- (2) Burst Error: an error which causes an error in many successive bits.

### 2-3 INTERLEAVE

Even if reading every page of a book slantwise from its upper left side to lower right side, you can fully recognize the context or contents. However, you cannot recognize the contents of the book if you are reading carefully one character or clause without reading several tens of pages.

An error collection code is the same as this, and correction is easy even when code errors of some bits are present. However, if many, say 1000, bits are consecutively wrong at a time, it is very difficult to correct those errors.

Therefore, the technique with which an order of a signal is once changed and then recorded and, after reproduction, returned back to the original order is employed. This changing of the order of a signal is called an "interleave", and the returning to the original order is called a "deinterleave".

Fig. 2.1 is the illustration explaining the principle of interleave. The order of a signal at fabrication of the disc is out of order. Therefore, by deinterleaving the signal, successive code errors are dispersed, so that operation of error correction and associated jobs are made facilitative.



Fig. 2.1

### 2-4 SINGLE ERASURE CORRECTING METHOD

- Bill (a) as shown in Fig. 2-2 indicates prices of four kinds of articles A, B, C and D and the total. In bill (b), the price of article B disappears. This calls a disappearance or erasure. When the total amount is known, the price of article B can be found even if one figure is missed. In the coding theory, wether the total amount is correct in bill (a) is checked. This operation is called ''syndrome''.
- (2) In bill (b), the price of article B disappears. (It is indicated by B\*. B\* = 0) Conducting the syndrome does not creat S=0 because there is an erasure. However, as the number of erasure is one, the amount of B\* can be found from syndrome S = -200. According to the single diserasure correcting method, operation of correction is conducted on the assumption that all other data (A', C' and D') are correct. If there is an error for another article, miscorrection happens.
- (3) Operating the syndrorme on bill (c), zero does not come out. Therefore, it may be found that something is wrong, but it cannot be found which of A', B', C', D' and P' is incorrect. In such a case, correction is infeasible.

(4) Bill (d) illustrates the example that the location to be corrected is known, and the correction can be done by the same means as in bill (b). The means to indicate the location of error in such a way is called a "pointer".

In the examples of (1) to (4), "Total P" is used for check of error or erasure of data A, B, C and D. A word used for check and correction besides required data is called a "parity word" or a "parity bit".

|     |      |   | Bi    | I (a) |   |
|-----|------|---|-------|-------|---|
|     | А    | ¥ | 100   |       |   |
|     | В    | ¥ | 200   |       |   |
|     | С    | ¥ | 300   |       |   |
| +   | D    | ¥ | 400   |       |   |
| Tot | al P | ¥ | 1,000 |       |   |
|     |      |   |       |       | 1 |

Syndrome (Checking) S = A + B + C + D - P = 0

| <br> |                |             |                 |     |         |
|------|----------------|-------------|-----------------|-----|---------|
|      |                |             | Bill            | (b) |         |
|      | A'<br>B*<br>C' | ¥<br>¥<br>¥ | 100<br>?<br>300 |     | 🗕 — Dis |
| +    | D'             | ¥           | 400             |     |         |
| Tot  | al P'          | ¥           | 1,000           |     |         |

— Disppearance

```
Syndrome (Checking)

S = A' + B' + C' + D' - P = 0

B = B^* - S = 200
```

|      |       |   | Bill  | .c) |
|------|-------|---|-------|-----|
|      | A'    | ¥ | 100   |     |
|      | B'    | ¥ | 300   |     |
|      | C'    | ¥ | 300   |     |
| +    | D'    | ¥ | 400   |     |
| Tota | al P' | ¥ | 1,000 |     |
|      |       |   |       |     |

S = A' + B' + C' + D' - P' = 0

|     |       |   | Bill (d) |  |
|-----|-------|---|----------|--|
|     | A'    | ¥ | 100      |  |
|     | В*    | ¥ | 300      |  |
|     | C'    | ¥ | 300      |  |
| +   | D'    | ¥ | 400      |  |
| Tot | al P' | ¥ | 1,000    |  |

S = A' + B' + C' + D' - P' = 100 $B = B^* - S = 200$ 

### 2-5 SINGLE ERROR CORRECTION, DOUBLE ERASURES

 In case of (3) in 2-4, correction is infeasible because the location of error is unknown. Even in such a case, the way by which correction is feasible is a single error correcting method. In 2-4, there is only one parity word, P. Besides this, a "Weighted Total Value", Q, is used. Because two parity words P and Q are used, there are also two syndromes S<sub>1</sub> And S<sub>2</sub>.

Now suppose that there is an incorrect bill (b) in respect to a correct bill (b) and that the location of error (one) in bill (b) is unknown.

Supposing that the differences from original values are  $E_A$ ,  $E_B$ ,  $E_C$ ,  $E_D$ ,  $E_P$  and  $E_Q$  with respect to A', B', C', D', P' and Q', respectively, of bill (b) (for no error,  $E_A$ , to  $E_Q = 0$ ) A' = A +  $E_A$ , B' = B +  $E_B$ , C' = C +  $E_C$ , D' = D +  $E_D$ , P' = P +  $E_D$ , Q' = Q +  $E_Q$ 

Obtaining syndrome S<sub>1</sub>,

 $S_{1} = A' + B' + C' + D' - P'$ = (A + E<sub>A</sub>) + (B + E<sub>B</sub>) + (C + E<sub>c</sub>) + (D + E<sub>D</sub>) - (P + E<sub>P</sub>) = A + B + C + D - P + E<sub>A</sub> + E<sub>B</sub> + E<sub>c</sub> + E<sub>D</sub> - E<sub>P</sub> - E<sub>P</sub> - (1) 0 = E<sub>A</sub> + E<sub>B</sub> + E<sub>c</sub> + E<sub>D</sub> - E<sub>P</sub>

Obtaining syndrome S<sub>2</sub>

 $S_{2} = 4A' + 3B' + 2C' + D' - Q'$ = 4A + 3B + 2C + D - Q + (4E<sub>A</sub> + 3E<sub>E</sub> + 2E<sub>c</sub> + E<sub>D</sub> - E<sub>Q</sub>) (2) 0 = 4E<sub>A</sub> + 3E<sub>B</sub> + 2E<sub>c</sub> + E<sub>D</sub> - E<sub>Q</sub>

Supposing that a code error is one word between A' to P', Q'

| (1)   | A' wrong | $S_1 = E_A, S_2 = 4E_A$ |
|-------|----------|-------------------------|
| (11)  | B' wrong | $S_1 = E_B, S_2 = 3E_B$ |
| (   ) | C' wrong | $S_1 = E_c, S_2 = 2E_c$ |
| (IV)  | D' wrong | $S_1 = E_D, S_2 = E_D$  |
| (VI)  | P' wrong | $S_1 = E_{P_1} S_2 = 0$ |
| (VII) | Q' wrong | $S_1 = 0, S_2 = -E_Q$   |

By a method where two syndromes are introduced as mentioned above and determined, wrong words can be found and corrected.

|                      |   |          | - |  |  |  |  |
|----------------------|---|----------|---|--|--|--|--|
|                      |   | Bill (a) |   |  |  |  |  |
| А                    | ¥ | 100      |   |  |  |  |  |
| В                    | ¥ | 200      |   |  |  |  |  |
| С                    | ¥ | 300      |   |  |  |  |  |
| D                    | ¥ | 400      |   |  |  |  |  |
| Р                    | ¥ | 1,000    |   |  |  |  |  |
| Q                    | ¥ | 1,000    |   |  |  |  |  |
|                      |   |          |   |  |  |  |  |
| P = A + B + C + D    |   |          |   |  |  |  |  |
| Q = 4A + 3B + 2C + D |   |          |   |  |  |  |  |
|                      |   |          |   |  |  |  |  |

Syndromes  $S_1 = A + B + C + D - P = 0$  $S_2 = 4A + 3B + 2C + D - Q = 0$ 

|    |   |       | Bill (b) |
|----|---|-------|----------|
| A' | ¥ | 100   |          |
| B' | ¥ | 300   |          |
| C′ | ¥ | 300   |          |
| D′ | ¥ | 400   |          |
| P' | ¥ | 1,000 |          |
| Q' | ¥ | 2,000 |          |
|    |   |       |          |

Syndrome  $S_1 = A' + B' + C' + D' - P' = 100$  $S_2 = 4A' + 3B' + 2C' + D' - Q' = 300$ 



(2) The principle of double erasure correction is described below. In this case, the location of error is indicated with a pointer. It is here known that two words in bill (c) are wrong and there are no other wrong words. Using equation (1) in paragraph (1),

$$S_1 = A + B + C + D - P + E_A + E_B + E_c + E_D - E_P = 200$$
  
0

Supposing  $E_A = 0$ ,  $E_D = 0$  and  $E_P = 0$ 

 $S_1 = E_B + E_C = 200$  \_\_\_\_\_(3)

From Equation (2) of (1)

 $S_2 = 4A + 3B + 2C + D + (4E_A + 3E_B + 2E_c + E_D - E_Q) = 500$ 0

 $S_2 = 3E_B + 2E_c = 500$  (4)

Determining  $E_{B}$  and  $E_{c}$  from simultaneous equations of (3) and (4),

| EB = 100 |   |       |          |  |  |  |  |
|----------|---|-------|----------|--|--|--|--|
|          |   |       | Bill (c) |  |  |  |  |
|          |   |       |          |  |  |  |  |
| A'       | ¥ | 100   |          |  |  |  |  |
| B′       | ¥ | 300   |          |  |  |  |  |
| Cʻ       | ¥ | 400   |          |  |  |  |  |
| Dʻ       | ¥ | 400   |          |  |  |  |  |
| P'       | ¥ | 1,000 |          |  |  |  |  |
| Qʻ       | ¥ | 2,000 |          |  |  |  |  |
|          |   |       |          |  |  |  |  |

Pointer

 $E_{c} = 100$ 

 $S_1 = A' + B^* + C^* + D' - P' = 200$   $S_2 = 4A' + 3B' + 2C^* + D' - Q' = 500$ Where  $B^* = E + E_B C^* + = C + E_C$ 

This theory is the principle of a Reed Solomon Code. In practice, the Reed Solomon Code with four parity words is used.

### 2-6 CROSS-INTERLEAVE

(1) Fig. 2.2 shows a principle of a cross-interleave. An original series of signals is divided into a number of words, and parity words are inserted.

$$P_{1} = W_{1} + W_{2} + W_{3} + W_{4}$$

$$P_{5} = W_{5} + W_{6} + W_{7} + W_{8}$$

$$P_{9} = W_{9} + W_{10} + W_{11} + W_{12}$$
(5)

Four original series of signals ( $W_1$ ,  $W_5$ ,  $W_9$ ,  $W_{13}$ ...), ( $W_2$ ,  $W_6$ ,  $W_{10}$ ,  $W_{14}$ ,...), ( $W_3$ ,  $W_7$ ,  $W_{11}$ ,  $W_{15}$ ...) and ( $W_4$ ,  $W_8$ ,  $W_{12}$ ,  $W_{16}$ ...) among many original series of signals are arranged for four lines No. 1 via No. 4 in Fig. 2.2 of these words, the words passing through No. 1 are

delivered directly, but words fed into No. 2 to No. 4 lines are subject to delay with delay memories by one to three words so that the word order is changed (interleaved) at their respective terminals.

There is an adder following the delay memories, where another parity word Q is created.

$$Q_{1} = W_{1} + W_{-2} + W_{-5} + W_{-8} + W_{-15}$$

$$Q_{5} = W_{5} + W_{2} + W_{-1} + W_{-4} + P_{-11}$$

$$Q_{9} = W_{9} + W_{6} + W_{3} + W_{9} + P_{-7}$$
(6)

In other words, two system of codes are used on both sides of the delay memories.



Fig. 2.2 Principle of Cross-Interleave Encoder

(2) Fig. 2.3 indicates relations between two parity codes. The solid lines mean a P's series, and the dotted lines mean a Q's series. Each of them has the capability of single erasure correction, so that an error of a single word can be easily corrected of course.

| The  | syndrome     | of e  | ach   | other's  | series   | can  | be | used | as | а |
|------|--------------|-------|-------|----------|----------|------|----|------|----|---|
| poin | ter for poin | iting | out a | a locati | on of er | ror. |    |      |    |   |



Fig. 2.3 Code Series of Cross Interleave (Black circules indicate errors).



## **3 BRIEF EXPLANATIONS ON CD PLAYER (See the BLOCK DIAGRAM)**

### **3-1 PICKUP FOR CD APPLICATION**

A pickup part corresponding to a cartridge for a conventional analog player is detailed later. Briefly speaking, this part allows the laser diode to emit a light beam ( $\lambda$ = 780 nm) and convert the intensity of the reflected light from disc pits into electric signals.

#### 3-2 SIGNAL PROCESSING CIRCUIT

A signal detected at a pickup is delivered to a signal processing circuit, and split into the following three signals.

- (1) Focus Error Signal
- (2) tracking (Radial) Error Signal
- (3) Radio Frequency (RF) Signal: This signal is processed to generate an analog signal.

### 3-3 SERVO CIRCUIT

### 3-3-1 Focus Servo Circuit

A focus error signal is fed into a focus servo circuit to control a lens system with the use of a focus servo coil (like a voice coil of a loudspeaker) so that the focus spot of the laser beam is always kept on a pit surface against fluctuations due to the revolutions of a disc. (The same as auto-focusing in an EE camera)



#### 3-3-2 Tracking Servo Circuit

Because a compact disc has no guide groove, it is needed to operate a servo so that a laser beam spot can automaitcally follow a signal track. A tracking error signal is fed into a tracking servo circuit, the output of which drives a tracking servo coil to operate the servo system.





## DP-1100B/11

## II. FUNDAMENTALS

### 3-3-3 CLV Servo Circuit

Constant linear velocity (CLV) means to keep a line speed at a constant speed of approx. 1.2 m/sec.

For this purpose disc is rotated: approx. 500 r.p.m. at inside

radios approx. 200 r.p.m. at outside radios The CLV servo circuit is the circuit to servo-control revolutions of the disc motor to keep circumferential speed of the disc constant.





### 3-4 EYE PATTERN

The RF signal is being delivered from the signal processing circuit as described under **3-2**. The RF signal is vaired acording to appearance or disappearance of a pit on a disc. This signal can be displayed on an oscilloscope as illustrated in the Fig. 3-5.

The waveform is generally called "Eye Pattern".

Fig. 3-5 is sketches explaining concept of the eye pattern. The RF signal is converted to a digital signal composed of 1s and 0s with the aid of a comparator to generate an EFM signal.



Fig. 3.5

### 4 SEMICONDUCTOR LASER (LASER DIODE)

### 4-1 PRINCIPLE OF LED LIMINESCENCE

A LED is formed with a P-N junction composed of an n-type semiconductor which allows electric conduction with electrons and p-type semiconductor in which holes serves electric conduction. Applying a voltage in the forward direction, electrons in the n-type semiconductor are injected into the p-type semiconductor, and holes in the p- type semiconductor are injected into the n-type semiconductor. Red luminescence is emitted when electrons injected into the p-type semiconductor tor combine with holes.

Green luminescence is emitted when holes injected into the n-type semiconductor combine with electrons.



Fig. 4.1

### 4-2 LASER DIODE

A laser diode, as mentioned **4-1**, is the same as an LED in terms of recombination luminescence of carriers, but different in that the light emitted is a coherent laser light, the phase of which is uniform (single wavelength).

### **4-3 PROPERTIES REQUIRED FOR A LASER DIODE**

(1) Oscillation Wavelength

According to a CD's proposal, there should be the following relaiton between a wavelength of a laser diode and the number of aperture of lens NA:  $\lambda/NA = 1.75 \ \mu m$ 

As long as today's GaAlAs material is used, it is difficult to make a laser diode having a wavelength shorter than apporx. 760 nm, but a laser diode with higher than 780 nm can be made in mass production.

Therefore, NA =  $\lambda/1.75 \mu m = 0.446$ 

As the result, the objective lens in the pickup used in DP-1100B/II has been designed for approx. NA =  $0.47 \pm 0.01$ 

### (2) Operating Current

An laser diode has a threshold current I, with which oscillation starts, and with a current larger than this threshold level, a light power P increases linearly with increase of a current I. Furthermore, if keeping drive at a fixed current, the light outpout is greatly varied due to temperature increase. Therefore, control is always done so that the light output is kept constant.



Fig. 4.2 Oscillating Characteristic of a Laser Diode

## **II. FUNDAMENTALS**

### 5 PICK-UP (PU) AND PU SERVO

### 5-1 STRUCTURE OF A PICKUP

Light beams emitted from a semiconductor laser are changed to parallel light ralys by a collimator lens system and enter a polarization prism. Since the semiconductor laser beams are linear-polarized in the direction vertical to the plane of incidence, the beams are reflected by the polarizing film. The light beams reflected from another plane of the polarization prism pass through a quarter-wave plate, and then are converged to a spot of nearly 1.5  $\mu$ m in diameter with the aid of an objective lens.

The light reflected from a disc passes again through the objective lens and follows the same path as the forward path to the polarizing film. By the effect of the quarter-wave plate, the light incoming into the polarizing film is changed so that its polarizing direction is perpendicular to the polarizing direction in the forward path. Therefore, the light transmits the polarizing film and does not go back to the semiconductor laser. Next, the light incoming into a critical angle prism for detection of a foucs point is reflected three times inside the prism and then fed into 4-divided photodiodes. The output of these photodiodes are used for controling a tracking servo coil and a focus servo coil to obtain an optimum focusing of the abjective lens on pits of the disc.



## **II. FUNDAMENTALS**

### (1) Collimator Lens

Diffused light beams are changed to parallel light beams. Light beams distributed in oval pattern is changed to approx. circular distributions.

(2) Polarized Prism

Light polarized in parallel to a surface is reflected, and light polarized in vertical is passed through the prism.

(3) 1/4 Wavelength Plate



(4) Objective Lens



(5) 4-divided photodiodes Converts light into an electrical signal.

### 5-2 FOCUS ERROR AND TRACKING ERROR

To read tiny pits (width:  $0.5\mu$ m, length 0.9 #  $3.2 \mu$ m) on a disc by means of a laser spot, the location must be precisely controlled to follow surface and axial deviations of the disc caused by rotating the disc for playback. For this purpose,

- (1) Focus error and
- (2) Tracking error

must be detected. The detection muthods for both errors will be given below.

### 5-2-1 Focus Error Detection

When a light beam is passed from a high refraction material to a low refraction material, a relaion, as shown in Fig. 5.2, is existed between the incident angle and refleciton ratio at the boundary of the materials. As can be seen from the graphs, the reflection ratio will change rapidly as the incident light angle changes in the area where the incident angle is slightly less than the critical angle.



Fig. 5.2 Refleciton changes rapidly at angles dose to critical angle.

## **II. FUNDAMENTALS**

In Fig. 5.3, the angle of the critical prism has been adjusted so that the incident light angle is just equal to the critical angle for a center light beam of incident light. Accordingly, if parallel light beams are impinged, the incident light angle is equal to critical angle for all light beams and all light beams are reflected, giving equal light amount to each element of 4-divided photo-diodes (PDa, PDb, PDc and PDd). If diffused or divergent light is impinged, reflection strength at a left half of the prism lowers and light amount received by the photo diodes PDa and PDb will be decreased. On the contrary, if convergent light is impinged, light amount received by PDc and PDd is reduced. By utilizing this phenomenon, the photo diodes convert light received into four electrical signals and the signals are processed with a differential amplifier to provide a focus error signal in terms of  $(A_1 + A_2) - (A_3 + A_4)$ .

(A<sub>1</sub>, A<sub>2</sub>, A<sub>3</sub>, and A<sub>4</sub> Are electrical signals developed by PDa, PDb, PDc and PDd, respectively.)



- $\theta$ c: Criticl angle
- -: Disc too close (point A) (divergent light beams....)
- •: Focus point (point B) (parallel light....)
- +: Disc too far (point C) (convergent light beams....)



Fig. 5.3 Focus error detection by using a critical prism











Fig. 5.4 Focus error detection method using a critical angla prism

## **II. FUNDAMENTALS**

### **5-2-2 Tracking Error Detection**

Tracking error is a deviation of the reading light spot from the pits (track) to be traced.

In the Pickup a method called "heterodyne system" is adopted to detect the spot deviation from a pit.

The heterodyne system is based upon the distribution of the reflected light diffracted from a pit depends upon a relative location of the pit and spot.

In this system, each electrical signal converted by the 4-divided photodiode is assumed as A<sub>1</sub>, A<sub>2</sub>, A<sub>3</sub> And A<sub>4</sub>, and A<sub>1</sub>+A<sub>3</sub> and A<sub>2</sub>+A Are evaluated. Namely, both phases for A<sub>1</sub>+A<sub>3</sub> and A<sub>2</sub>+A<sub>4</sub> are the same when the tracking is established, while phase difference will be caused when the spot deviates from a pit.



#### 5-3 RF SIGNAL

A RF signal is a sum of each electrical signal  $A_1$ ,  $A_2$ ,  $A_3$  and  $A_4$  developed by the 4-divided photodiode (refer to 3-5). The RF signal is then processed to provide EFM signal. The EFM signal is then converted into an analog signal in passing through a D-A convertor after demodulated.

### 5-4 LIGHT EMISSION FROM LASER DIODE

When the LDC goes H, the output of TA75458(Q108) becomes positive as shown in the schematic diagram, And a current flowing through R145, D102, And D104 turns Q109 cut off, thereby stops the oscillation of the Laser Diode.

When the LDC goes to L level, the output of TA75458 (1/2) changes to negative, and this allows bias current of Q109 to flow from its emitter to the base, thus Q109 is turned on and the Laser diode emits infrared light (810 mm).

When light emitted from the laser diode is impinged to the pin diode, a current proportional to strength of the light flows from anode to cathode of the diode. With the strength of the light increased, a voltage developed across R113 also increases and makes non-inverted (+) terminal of the operational amplifier positive. As the result, the operational amplifier output also increases in positive, thus reducing the current flowing into the laser diode.

### 6. GENERAL DESCRIPTION ON MICROPROCESSOR

### 6-1 Address Data (Q Signal)

1) Address Data (Q Signal) Reading Section

In the CD system specifications, one symbol consisting of 8 bits and located after frame synchronization signal of PCM data is called CONTROL & DISPLAY SYMBOL, and each of 8 bits is called P-Channel, Q-Channel, R-Channel....& W-Channel. Of the eight channels, Q-Channel is used for address data and one address data is comprized of 98 frame Q-Channel data. Fig. 5.6 shows this configuration of the CONTROL & DISPLAY symbol data.



Fig. 6-1



Address data format (outside lead-in area) are as follows:

### **S0, S1:** 2 bits address signal sync pattern.

CONTROL: 4 bits control data, MSB indicates pre-emphasis on or off, and LSB indicates 4CH/2CH.



| ADR:     | 4 bit mode data                                                                                 |  |  |  |  |  |
|----------|-------------------------------------------------------------------------------------------------|--|--|--|--|--|
|          | MODE 1 (1 in BCD): Adress mode                                                                  |  |  |  |  |  |
|          | MODE 2 (2 in BCD): Disc catalog number mode                                                     |  |  |  |  |  |
|          | MODE 3 (3 in BCD): Special information mode (recorded by alphanumeric code 0#9, A#Z)            |  |  |  |  |  |
| MNR:     | Program number expressed by BCD in 2 digits (8 bits)                                            |  |  |  |  |  |
| X:       | Index for each program expressed by BCD in 2 digits (8 bits)                                    |  |  |  |  |  |
| MIN:     | Elapsed time (minute) for each program expressed by BCD in 2 digits (8 bits)                    |  |  |  |  |  |
| FRAME:   | Elapsed time for each program expressed by BCD in 2 digits (8 gits) (Frame, 1 frame = 1/75 sec) |  |  |  |  |  |
| ZERO:    | Not used (8 bits ¢data)                                                                         |  |  |  |  |  |
| A MIN:   | Elapsed time (sec) for disc expressed by BCD in 2 digits (8 bits)                               |  |  |  |  |  |
| A SEC:   | Elapsed time (sec) for a disc expressed by BCD in 2 digits (8 bits)                             |  |  |  |  |  |
| A FRAME: | Elapsed time for a disc expressed by BCD in 2 digits (8 bits) (frame).                          |  |  |  |  |  |
| CRC:     | 16 bit CRC code data calculated for data CONTROL #A FRAME.                                      |  |  |  |  |  |

### Fig. 6-2 Shows the address data configuration.

Each figure under a code shows bit number required for the code.

| S <sub>0</sub> , S <sub>1</sub> | CONTROL | A D R | MNR | х | MIN | SEC | FRAME | ZERO | AMIN | ASEC | AFRAME | CRC | S <sub>0</sub> ,S <sub>1</sub> - |
|---------------------------------|---------|-------|-----|---|-----|-----|-------|------|------|------|--------|-----|----------------------------------|
| 2                               | 4       | 4     | 8   | 8 | 8   | 8   | 8     | 8    | 8    | 8    | 8      | 16  |                                  |

Subsequent to ''1-2 Head amp'', the servo PCB and the process PCB are described in order along the RF signal flow.

### 1-1 Head amplifier

The four signals from the pickup are input to preamplifier IC (Q103) on the mechanism PCB.

### 1-1-1 Focus balance and SVC operation circuit (Q103)

The internal block diagram of Q103 is shown in section 2-1-1. Through the resistors, connected between pins 1 and 2 and between pins 15 and 16 of Q103 (TA7731P), focus balance and SVC operation (described later) are performed. Weak signal is amplified and output to servo PCB as S1 and S2.

#### 1-1-2 Focus error signal generation circuit (Q101 and Q104)

The FE amplifier and peak detector, consisting of Q101 and Q104, is a circuit to generate the focus error signal. Peak detection is made with the B-E diode characteristic of Q104 and the CR time constant of its emitter. The focus error signal is obtained from (C + D) - (A + B) operation of the picked-up four signals from the pickup by Q101.

#### 1-1-3 SVC circuit operation (Q102)

The servo control (SVC) is performed by processor IC12 on the process PCB (X32-1010), when the disc is exchanged or

when play mode is entered from stop mode. It checks the number of data errors to control control inputs A, B, C and INH of Q102 on the mechanism PCB to obtain the optimum playback.

The internal block diagram and truth table of Q102 is shown in Fig 2-1 C and D of section 2-1-2. Inputs A, B, C and INH, determine which output 0 to 7 (bilateral switch should be internally connected with COM).

### 1-1-4 APC (laser power control) circuit (Q105, Q106 and Q107)

Q105, which is the laser ON/OFF switch, turns ON with "L" signal LDC (J8-3P) from the microprocessor so that the laser diode emits light. This laser diode incorporates a light emission monitor diode. Then, APC operation is performed by using the monitor output as the APC control input.

1-1-5 FG amplifier circuit (Q101 (2/2), Q108 and Q109)

FG signal is produced by Q101, Q108 and Q109 to monitor the rotation of the disc motor. Q101 performs amplification and Q108, Q109 and D104 perform waveform shaping. For adjustment of each trimming potentiometer, refer to "Adjustment" on page 165.



Fig. 1-1-3 SVC Circuit Operation

### 1-2 Servo circuits

### 1-2-1 Focus servo circuit

The focus error (FE) signal, generated in the mechanism PCB, is fed into pin 8 of CN6 on the servo PCB. This signal is used in making signal DOK which the presence or absence of the disc is judged when the tray is closed.

With a disc present, "L" signal DOK is output from pin 1 of CN2 to pin 27 of IC15 on the process PCB (X32).

On the other hand, when the RF signal from the pickup is input to pin 20 of IC15, pin 12 (FOK) of IC16 is at -12 V and Q2 turns OFF. Signal FE through focus gain adjustment potentiometer VR1 is amplified in IC1 (1/2) and input to IC2 (1/2) via the phase correction CR circuit. Then, the signal power-amplified in IC2 (1/2) drives the pickup actuator coil to form a servo loop including the optical pickup by which the laser beam is always focused exactly on the disc pit surface irrespective of the amount of disc warp, etc.

During light emission of the laser diode, the gate of FET Q4 connected to the LDC line is "L" so that IC2 (1/2) performs normal amplification. In addition, the gate of Q6 connected to the FOK line is at -12 V when RF signal is provided. Therefore, Q6 turns OFF and amplification is possible in the loop connecting IC1 and IC2, where the focus servo works.

### 1-2-2 Tracking servo circuit

Signals S1 (A + B) and S2 (C + D), produced by the preamplifier on the mechanism PCB, are fed into pins 6 and 7 of connector CN6. These signals are partially amplified by a 3-stage amplifier of inverter IC5 to generate the tracking error signal, then waveform-shaped by IC7 and input to TS1 and TS2 of IC15.

The tracking error signal is generated in IC15 and output from TEOP and TEON. This signal works as the tracking servo signal.

On the other hand, signals S1 and S2 are combined via R100 and R101 to extract music signal. The combined signal is input to IC6 which acts as an amplifier like IC5. After 1st stageamplification, it is further 2-stage amplified through the EFM test point via the second-stage amplifier which is biascontrolled by DSV and is input to pin 17 (EFM I) of IC15.

The tracking error signals output from pins 3 and 4 of IC15 (TEOP and TEON) are combined in IC12 (1/2). The combined output (TE) is phase-inverted in IC14 (1/2) and input via tracking gain trimming potentiometer VR2 to pin 6 of IC1 (2/2) in which it is phase-corrected and amplified.

Further, output of IC1 (2/2) is power-amplified in IC2 (2/2), Q10 and Q11. Amplified TE signal drives the pickup actuator coil to form a tracking servo by which the laser beam spot follows exactly the pit sequence on the disc.

### 1-2-3 DSV circuit (IC8 (1/2) and IC15 DLS 1 and 2)

Pits are made on a disc in such a way that the sum of "H" durations is equal to that of "L" durations i.e. DSV (Digital Sum Value) is zero. Thus, this circuit controls the amplifier bias so that the data on the disc is identical to that read by the player, thereby decreasing error.

### 1-2-4 Envelope detection

The signal from pin 4 of IC6 is further amplified and applied to the base of Q21. The variation in amplitude of the DC component, that is equivalent to the amplitude of the EFM signal wave, appears in the emitter of Q21. This DC component is amplified only in low frequency by IC8 (1/2) and applied to the gate of AGC FET Q33, thus reducing the change in EFM signal. In addition, the EFM signal is level-compared in IC10 (1/2). Then ''L'' at pin 1 of IC10 (1/2) informs to pins 20 (RFOK) of IC15 on SERVO ( $\times$ 29) PCB and 29 (RFOK) of IC15 on the process (X32) PCB through pin 1 of CN7 that the EFM signal is provided.

In addition, the EFM signal is also applied to IC10 (2/2) via diode D19 for level-comparing. Then, it is output from pin 8 as signal RFES. This signal is used in dropout control on play or used in the kick processing circuit at kick of motor.

### 1-2-5 Pickup carry motor driver

As play advances tracing the disc pit sequence by the pickup, a positive offset voltage appears at the output of tracking coil driver pin 8 of IC2 (2/2) by the tracking servo function. Since the high-frequency component, which is also contained in the tracking driver output besides the offset voltage, is unnecessary for driving the pickup carry motor, it is eliminated by an LPF amplifier of IC3 (2/2). Further, this output is power-amplified in IC4 (2/2) to drive the pickup carry motor.

In addition, Q14 is ON to avoid application of the tracking servo output signal during modes other than play. Signal PUFB, which is entered to the input of the power amplifier (pin 3 of IC4 (2/2)), is used in kick operation or fast movement of the pickup.

### 1-2-6 Disc motor driver

When pin 15 (MSP) of IC15 on the servo PCB emits an "H" signal according to the CPU command, the gate of Q17 becomes "L" and Q17 turns OFF. Disc motor driver IC4 (1/2) can amplify signal AFC emitted from IC8 on the process PCB due to start the disc motor. Due to shorten the start time or the stop time, a circuit consisting of Q19, C36, Q18 and R94 applies positive or negative pulse to the pin 7 of IC4 (1/2). (Positive pulse at motor's start Negative pulse at motor's stop).







### 1-2-7 Tray motor driver

3-state output situation in pin 9 of IC15 is used for driving the tray motor. The signal at "H" is inversion-amplified in IC3 (1/2) to drive Q16 to make pin 3 of CN4 negative so that the tray motor rotates in the direction in which the tray is closed. Conversely, the signal at "L" is also inversion-amplified in IC3 (1/2) to turn ON Q15 so that the tray motor rotates in the direction in which the tray is opened.

In addition, when pin 9 of IC15 is opened, pin 2 of IC3 is at zero voltage so that the tray motor stops since no voltage is applied.

### 1-2-8 Tracking error detector control

(This circuit is effective only at kick operation.)

Both IC12 (2/2) and IC13 (1/2) output "H" signals in normal operation. Thereupon, when the tracking error voltage at pin TE output goes up more than about +0.6 V, pin 2 of IC12 (2/2) becomes "L" and this voltage is applied to TEG 1 input of IC15. See "1" in the table below.

| State | TE Voltage | TEG1 | TEG2 |
|-------|------------|------|------|
| 1     | >+0.6      | L    | Н    |
| 2     | <-0.6      | Н    | L    |

| Tabl | e-1 |
|------|-----|
|------|-----|

Conversely, when the tracking error voltage at TE output goes down less than -0.6 V, pin 2 of IC12 (2/2) becomes "H" and pin 2 of IC13 (1/2) "L" so that this voltage is applied to TEG 2 input of IC15. See "2" in the table above. The search time is shortened by this control circuit. Normally, in play mode, this voltage is offset by signal TEP, therefore inputs TEG 1 and TEG 2 are invalid.

### 1-2-9 Peak hold circuit

The peak hold circuit consists of Q23 to Q26, D28 to D35, IC14 (1/2), etc. When KGC becomes ''H'' on kick state, Q23 and Q24 turn ON, and Q25 and Q26 turn OFF. Thereby, C70 is charged with the positive peak voltage at tracking error input TE and C69 is charged with the negative peak voltage. During kick, C69 and C70 are continuously charged with these peak voltages. When the unit returns to normal play from the kick state, Q23 and Q24 turn OFF and Q25 and Q26 turn ON. Then, the average value of the voltages at C70 and C69 is input to IC14 (1/2). Here, it is subject to subtraction with the value of voltage TE, so that the unit is restored to normal play from the kick state.

### 1-2-10 TE noise limiter

This noise limiter consists of IC14 (2/2) and Q27 to Q30. Q29 is the limiter ON/OFF switch. When signal TEP is "L" (during kick), no limiter operation is possible. Normally, Q29 is OFF during play.

The tracking error (TE) voltage is amplified to about 6 times in IC14 (2/2) and is applied to the bases of Q27 and Q28 through an HPF consisting of C73 and others. When the voltage goes up more than about +0.6 V, Q27 turns ON, while when it goes down less than about -0.6 V, Q28 turns ON. During that ON period, the peak noise of the voltage is suppressed so that the following stage gets free from the disturbance caused by this noise. Thereby, the pickup is prevented from jumping off the correct track to another one due to noise.

### 1-2-11 Disc flaw position memory circuit (See Fig. 1-2A.)

Signal RFES produced in IC10 (2/2) becomes "H" when the RF signal level is discreased by flaws or dust on the disc. This signal at "L" is output as signal DIN from the dropout control block in IC15 to the disc flaw position memory circuit in which positional data of flaw is stored. At the same time, this signal is also output as signal DCON which is the tracking servo gain reduction gate pulse. Dropout control is thus made. Pin DIN of IC15 outputs a signal indicating the RFES state at the rising edge of signal DOCK. It also checks the output of the disc flaw position memory circuit (pin 8 of IC7) at the falling edge of signal DOCK and then outputs signal DCON (pin 12 of IC15) to tracking servo amp circuit.

### 1-2-12 Relationship between servo and control line

For play, the actuator of the pickup is moved up or down by the 2 Hz signal from F.SRCH (pin 2 of CN2). At this time, when the disc is in rotation, the RF signal is output from the pickup only at the moment the laser beam is focused. With the RF signal, IC10 (1/2) outputs an "L" signal (RFOK) to turn ON Q31. Further, this signal is inverted at IC16 and FOK becomes -12 V. Q2 and Q6 is turned off by "L" FOK signal, "H" LDC signal is inverted to "L" to turn Q4 off, so that the focus servo starts operation. Thus, a continuous RF signal appears at pins 6 and 7 of CN6 from the pickup. Thereby, pin 14 (FOKG) of IC15 outputs an "H" signal. This signal is inverted at IC16. The voltage at pin 11 of IC15 becomes -12 V. Therefore, Q12 turns OFF so that IC2 (2/2) can perform amplification. In addition, DCON is "L" as long as the level of the RF signal does not drop suddenly due to flaws or dirt on the disc. As the KGC line is at -12 V in normal play (except for the kick state), Q7, Q8, Q9 and Q12 are all OFF. Thus, the tracking servo works so that the pickup traces the pit sequence on the disc. The data on the disc can thereby be read out continuously.

### **1-3 PROCESS CIRCUIT**

### 1-3-1 EFM signal demodulation

The EFM signal (EFMO) output from pin 41 of IC15 on the servo PCB is input to pin 52 (EFM 2) of IC8 and pin 14 (EFMI) of IC9 on the process PCB.

IC9 works as a digital PLL together with VCO Q3. Signal EFMI is phase-compared with signal PLCK (4.32 MHz) resultant from 1/4 frequency division of signal VCOI.

Here, when signal PLCK is delayed from signal EFMI, pin  $U_{our}$  becomes "L" and acts to make the VCO frequency higher. Conversely, when it is advanced, pin  $D_{our}$  becomes "H" and acts to make the VCO frequency lower.

The EFM signal output from pin  $D_{our}$  in synchronization with the rising edge of signal PLCK is fed to pin 53 (EFMI) of IC8, in which detection is made to a frame sync signal which is a continuous signal of 11 "H" bits and 11 "L" bits.

When the frame sync signal is obtained, the EFM signal is demodulated into an 8-bit signal. Moreover, the user's bits just after the frame sync signal are demodulated and data Q among them are displayed as time data bundled by 98 frames. These are also used in FF or BWD operation, etc.

The music data, converted from 14-bit to 8-bit signals, are written in jitter absorption memory IC7 under control of IC6 (TC9179F). The one-frame 32-symbol data is corrected for error in the C1 correction section. Next, after de-interleave operation, the data which could not be corrected in the C1 correction section is corrected in the C2 correction section.

Only the data which could not be corrected even in the C2 correction section is subject to mean-value interpolation and is output to the D/A converter.

### 1-3-2 CLV servo control in IC8 (TC9178F) a) AFC

The signal resultant from 1/4 frequency division of frame sync signal and the input signal (2.1168 MHz) from C21K are used here. Then, with the center of the count of 1152 clock pulses of C21K in respect to the former signal, pin 20 (AFCO) outputs a 0 V signal when the speed of the disc motor rises about 10% and outputs a 5 V signal with the same voltage as voltage VDD when the speed lowers about 10%. Thus, in the range of  $\pm$  10% change in motor speed, the output voltage corresponds to motor revolution (PWM wave).

### b) APC

Phase-comparison is made between the signal resultant from 1/8 frequency division of the frame sync signal and the signal from a frequency division of signal C21K. The comparison output is emitted as PWM signal with 8-bit resolution. Here, VDD/2 (2.5 V) is output at a phase difference of zero in a control range of  $\pm 7/8 \pi$ .

In addition, the speed of the disc motor can be controlled by signal DIV + or DIV- from TC9179F. For information about TC9178F and TC9179F, refer to the diagram on pages 81 to 90.

### 1-4 D/A converter

The serial music data, which is output from IC6 on the process PCB, is input to the D/A converter (IC21) at the falling edge of signal BCK. The data of one word is transferred to IC21 by repeat input at 16 cycles of signal BCK. After that, when signal CC drops down to "L", a pulse (DCR or DCL) is output with which the integrator output is discharged. Then, after clearing the previous sampled value, signal IOUTR or IOUTL is continuously output according to the level of signal LRCK during the time in proportion to the amount of the digital music data and is held as an analog voltage at integration capacitor C212 or C213. The example of waveform ① in Fig. 1-4A represents a sequence of this state. ② Fig. 1-4A shows the waveform when signal IOUTR or IOUTL is sampled by signal LRCK. When this PAM wave is filtered by an LPF, this LPF outputs a music signal with a peak amplitude of 1/2 that of the PAM wave. This music signal is input to buffer amplifier IC27 to which a frequency characteristic compensotor CR circuit is connected.

IC26 controls the emphasized signal detected by IC8. Pin EMPH of IC8 outputs an ''H'' signal with a disc on which emphasized signals are recorded, and thus the de-emphasis circuit works. The muting relay connected to the output pin is controlled by the muting signal from the micro-processor. In addition, IC21 judges the music data as an R-ch signal while signal LRCK is ''L''. During this period, IC6 outputs L-ch signals. Therefore, signal IOUTR of IC21 is handled as an L-ch signal and signal IOUTL as an R-ch signal.



Fig. 1-4A D/A Converter Circuit



### **1-5 MAIN CIRCUIT OPERATION**

1-5-1 RESET OPERATION



- 1. When power switch S1 is turned on, +5 V and +8 V are supplied to the RESET circuit from the voltage regulated power supply circuit.
- voltages +5 V and +8 V are different (+8 V rises faster than +5 V when the power is turned on and it falls faster when turned off.) This creates a difference in operation timing to the microprocessor ciruit (+5 V) and the analog circuit (+8 V). Diode D9 clamps +8 V until +5 V rises,
- 3. When +5 V rises, it is supplied to the emitter of Q5. Q5 turns on, producing about 5 V at its collector. It is coupled to pin 14 of IC13 and puts it to "H" level. When the emitter of Q5 is provided with about 5 V, the base voltage becomes about 4.4 V due to time constants R34 and C42. This "H" level signal is applied to pin 15 of IC13.
- 4. When both of pin 14 and 15 are at "H" level, the level of pin 13 changes from "H" to "L". The inverted output is obtained at pin 11, after going through pin 12. pin 11 is set at "L" level by R36, but it changes the level from "L" to "H". (This signal is termed reset signal.)



Fig. 1-5-1-2 Timing Chart for IC13 Reset Signal


#### 1-5-2 TRAY OPERATION



- 1. When tray OPEN/CLOSE switch S004 is pressed, Q1 momentarily turns on and a key scanning signal available from pin 13 of IC1 is applied to pin 29 of IC1.
- 2. The signal put through pin 29 is processed in IC1 and its output is coupled to pin 39 of IC15 (TMP4740N) through pin 40.
- 3. The data signal fed through pin 39 controls pin 1 to 5 in IC15. (An instruction signal to IC15 (TC15G or T7001) is developed by a combination of pin 1 to 5.)

| TRAY | OPENS |   | CLOSES |   | Remarks                                                                         |
|------|-------|---|--------|---|---------------------------------------------------------------------------------|
| Mode | E     | F | 8      | с | Refer to control MODE of<br>IC15 (TC15G008AP)<br>Table 2-2B and notes<br>below. |
| 1    | L     | н | L      | L |                                                                                 |
| 2    | н     | н | L      | L |                                                                                 |
| 3    | н     | н | L      | н |                                                                                 |
| 4    | н     | н | н      | н |                                                                                 |
| 5    | L     | L | L      | L |                                                                                 |

\*Notes on Control Mode in Tray OPEN/CLOSE operation

- E: The SLT (start limit) switch is ON, i.e. the tray is retracted and the pickup is moved toward the center of the disc till pickup start limit switch is on. This occurs when the tray is retracted with or without disc by OPEN/CLOSE switch.
- F: The SLT switch is OFF. This occurs in the state other than mentioned above such as in PLAY mode or PAUSE mode during playback.
- 8: The laser diode is ON. This occurs when the tray is closed by pressing PLAY button or any kind of music selection or playback button.
- C: The laser diode is OFF. This occurs when the tray is closed by pressing **OPEN/CLOSE** switch.

- 4. When the power is turned on and tray OPEN/CLOSE switch is pressed, the tray opens. When the switch is pressed again, it closes. The operation is repeated alternately by every pressure of OPEN/CLOSE switch (S004)
- 5. The OPEN/CLOSE function of the tray is achieved by combinations of "H" and "L" levels at pin 1 to 5 of IC15 (TMP4740N) as shown below.
- 6. The outputs from pin 1 to 5 of IC15 (TMP4740N) are applied to pin 24 to 27 and 30, and the output is then available at pin 9 of IC15 (TC15G or T7001).
- 7. Pin 9 of IC15 (TC15G of T7001) has a high impedance for the conditions other than the listed left. The input to pin 3 of IC3 is +2.5 V, which is obtained by dividing +5 V with R68 and R71. The +5 V is also divided by R66 and R67 to provide pin 4 of IC3 with +2.5 V. The comparative difference between voltages at pin 3 and 4 of IC3 is available at pin 2 as an output. Since the voltages at pin 3 and 4 are the same +2.5 V, the resultant output at pin 2 becomes 0 V. When the voltage at pin 2 of IC3 is 0 V, Q15 and Q16 are OFF and the tray motor does not run with no power supplied.
- 8. When the tray opens, pin 9 of IC15 (TC15G or T7001) is at "L" level. It pulls down the potential at pin 3 of IC3 from 2.5 V down toward ground. The inverted output changing (from 0 V) toward plus appears at pin 2. It turns on Q15. The motor revolves in the clockwise direction. (Q15 and Q16 prevent overloading of pin 2 of IC3.)

#### Fig. 1-5-3

- 9. When the tray closes, pin 9 of IC15 (TC15G of T7001) is at "H" level. It pushes the voltage at pin 3 of IC3 from 2.5 V up toward power supply voltage. When the voltage at pin 3 becomes higher than that of pin 4 (2.5 V), the inverted output changing (from 0 V) toward minus appears at pin 2. It turns on Q16 (while Q15 is OFF), providing the tray motor with a minus voltage, which comes from -12 V line through R72 and L2. The motor revolves in the counterclockwise direction.
- 10. When the OPEN/CLOSE function of the trav is completed by pressing the tray OPEN/CLOSE Switch, a leaf switch provided on the tray turns ON or OFF. The state of the switch is given to IC15 (TMP4740N) to control the signals at pin 1 to 5 and the motor stops revolving



#### 1-5-3 LASER ON OPERATION



Fig. 1-5-3-1

- When a signal to activate the laser is applied to pin 24 to 27 of IC15 (TC15G or T7001) from the system control microprocessor, the level at pin 11 changes from "L" to "H" and the level at pin 3 of IC16 also switches from "L" to "H".
- 2. IC16 output becomes +5 V (power supply voltage of IC16: V<sub>DD</sub>) at pin 13, when input pin 3 is at "L" level. When the input is "H" level, the output becomes open. The output at pin 13, however, becomes -12 V, since it is connected with a -12 V line through R230.
- 3. When the voltage at pin 13 of IC16 changes from +5 V to -12 V, Q105 turns ON. (+12 V is divided by R129 and R130 to provide the emitter of Q105 with about 3 V. When the base voltage drops below 3 V+0.6 V, it makes Q105 turn ON.) Q106 also turns ON.
- 4. When Q106 turns ON, a voltage is developed across R135 connected to the collector. Q107 switches ON and it draws a current through the laser diode to emit laser beam. When the diode emits laser beam, a monitor diode provided in the pickup assembly watches the laser emission. The emission can be held constant by controlling the current through Q107 with a help of the monitor diode.

5. Q106 consists of two transistors with the identical characteristics, being used under the same conditions (same emitter voltage and current). Therefore, it functions to produce the same base voltage. When laser current control R128 is adjusted, the base voltage of the other transistor is also affected (the voltage is determined by R123, R124 and the laser monitor diode.)

The values of R123 and R124 are properly selected depending on the pickup used.

- 6. When a voltage is increased across R135 placed in the collector of Q106, it provides the base of Q107 with a voltage in accordance with this collector voltage. The collector current of Q107 changes accordingly, thereby controlling the output of the laser diode.
- 7. When the output of the laser diode increases, the internal resistance of the laser monitor diode becomes small. The base voltage of Q106 gets higher, thereby reducing the current through Q106. The voltage across R135 in the collector circuit drops and it provides the base of Q107 with a lower voltage. Its collector current is reduced to produce less output from the laser diode.



Fig. 1-5-3-2 Timing diagram for LASER ON TIME.



#### 1-5-4 FOCUS SEARCH OPERATION





- When a disc is set and the tray is closed, a signal of 2 Hz is output maximum four times to pin 36 of microprocessor IC15 (TMP4740N). This signal confirms that the disc has been properly set and prepares for focus servo operation.
- 2. The focus servo maintains a constant position of the pickup lens against the disc so that the size of the focused laser spot is kept constant as a result. If the distance between the pickup and the disc is too far or too close, a proper size of the laser spot can not be obtained on the disc surface, in another words, not properly focused.



- A proper size of the laser spot is provided on the disc surface by moving the pickup lens up and down using the 2 Hz signal. This is called focus search operation. Once it is focused, the search signal is discontinued.
- 4. The output signal from pin 36 of microprocessor IC15 is applied to pin 4 of focus coil drive amp IC2 (1/2) via R14, R17 and R18. (The focus coil moves the pickup lens up and down.) Its output appears at pin 2 and is applied across the focus coil to move the lens up and down.
- 5. C5 in the above schematic diagram cuts off the DC component of the signal and R6, C4, R14 and C6 form a LPF to eliminate frequency components higher than 2 Hz.
- The phase compensation circuit (compensates the frequency characteristic and phase charateristic of the pickup) in the above diagram is for the focus servo purpose. Refer to focus servo operation (1-5-7).



Fig. 1-5-4-2 Operation Timing



**Operation Timing of Focus Search** 



#### 1-5-5 DISC DETECTION OPERATION & REVERSE-REVOLUTION PREVENTION CIRCUIT FOR DISC MOTOR



Fig. 1-5-5

- 1. An RF signal is produced by adding output signals S<sub>1</sub>  $(A_1 + A_3)$  and  $S_2 (A_2 + A_4)$  from the 4-devision photodetector through R101 and R100 and amplified to an adequate level. It is then envelope detected by Q21. The detected signal is applied to pin 3 of IC10 (1/2). On the other hand, a signal of reference level (about 0.8 V), which is divided by resistors, is fed to pin 4 of IC10 (1/2). The detected signal and reference level is compared and output to pin 2. That is, when the envelope of RF signal is over 0.8 V, "L" (about 0 V) output results and when it is less than 0.8 V, "H" (about 5 V) results.
- 2. The time constant for transition to ''H'' signal or to ''L'' signal is different. The time constant for transition to "H" is determined by C54 and R149, and the time constant for it to "L" is determined by C54 and R140. The time constant for "H" is about 1000 times larger than that for "L". This prevents the output from accidentally becoming "H" because of dropouts of RF signals caused by scratches or dusts. It also falls to "L" quickly, when RF signal (RFOK Signal) is detected.
- 3. The RFOK signal is to judge the presense of RF signal as explained above. It results in "L" when the RF signal is present and it results in "H" when not present. Both of the MSP and RFOK signals are "H", when the disc motor starts running (initial start from a complete stop state.) Q31 and Q19 go to OFF, while Q18 is ON. This increases a negative voltage at pin 8 of IC4 (1/2), thereby preventing the disc motor from revolving in the reverse direction.



#### 1-5-6 FG & DISC MOTOR DRIVE AND STOP OPERATIONS



- 1. The frequency generator consists of a polarized magnetic ring attached to the rotating spindle of the disc motor and a printed pattern in the form of coil, which is provided at a relative position below the motor spindle. When the motor revolves, a 20 Hz pulsive current with is sent out per each revolution of the motor.
- 2. It is fed to pin 7 of Q101 and a sine wave signal with an amplitude of  $\pm 5$  V is available at pin 8. It is converted into a pulse signal by Q108 and Q109, divided to a TTL level by R237 and R238 and then applied to pin 39 of IC15 (TC15G or T7001) as FGS. The FGS is 6 times multiplied in IC15 (TC15G or T7001) to be DOCK output and 1/30 divided to give FG4 at pin 36. Since the FGS includes 20 pulses per one disc motor revolution, the DOCK contains 120 pulses per a revolution and the FG4 includes 4 pulses.
- The DOCK is used to detect a dropout position (Refer to section 1-5-15). The FG4 is coupled to pin 14 of IC8 (TC9178F) of detect the revolution of the disc motor.
- 3. The revolution control of the disc motor is accomplished by APCO (from pin 19) and AFCO (from pin 20). Both of the signals are PWM (pulse-width modulation) signals with a carrier frequency of 8.27 kHz in the CLV mode. When a disc is revolving at a normal speed, both of the AFCO and APCO are clock waveform signals with a frequency of 8.27 kHz at a 50% duty. Since the AFCO regulates a range of zero revolution to high revolution of the disc motor, it may be fixed at "H" or "L" level in some instances
- 4. The APCO and the AFCO are integrated by R85 and C33. and R86 and C32 respectively. They are then added via R87 and R88. The added signal is put to pin 7 of IC4 (1/2). The output signal goes through a low-pass filter to regulate the disc motor revolution. C35 and R35 are for phase compensation. L204 is a noise filter.
- 5. Q17 is in an OFF state during normal play. It is ON when the disc motor is not running, providing 0 V output from IC4 (1/2). This ON/OFF operation is achieved by MSP and FGS. MSP is an output signal made available at pin 15 of IC15 (TC15G of T7001) by the microprocessor. When it is at "H" level, Q17 is turned OFF and the disc motor is driven to run.
- 6. Since the FGS provides 20 pulses per one revolution of the disc motor as explained previously, it makes pin 7 of IC16 "H" level through D40 during the revolution of the motor and Q17 is turned OFF. If disc stops revolution and the FGS becomes "L", Q17 turns ON to stop the disc motor. Thus an accidental rotation of the disc by noises or disturbances is prevented.



#### 1-5-7 FOCUS SERVO OPERATION



- When laser is ON and a focus search signal is given by microprocessor IC15 (TMP4740N), the reflecting beam from the surface of a disc is detected by a 4 division photodetector and these signals are sent to pin 4 to 7 of head amp Q103 as a variation of current. Inside Q103, A<sub>1</sub> and A<sub>2</sub> are added and output from pin 1, A<sub>3</sub> and A<sub>4</sub> are added and output from pin 16 respectively. The output level from pin 1 of Q103 is varied by Rx, which is in turn changed by controlling SVC switch IC (Q102) from SVC control microprocessor IC12. The output level at pin 16 of Q103 is variable by R119 and focus error balance R120.
- 2. The outputs from pin 1 and 16 of Q103 are input to each base of Q104 and the focus signal offset is adjusted by R118. The outputs from emitters of Q104 is input to Q101 to obtain the difference of  $S_1$  and  $S_2$  as focus error (FE) signal at pin 2 of Q101.

- 3. The FE signal is applied to pin 4 of IC1 (1/2), through focus gain adjustment trimming potentiometer VR1 and R2 for monitoring gain adjustment.
- 4. Q1 turns ON to inform microprocessor IC15 (TMP4740N) that a disc has been properly set, when the 4-division photodetector detects a reflecting beam from the disc.
- 5. When a reflecting beam from the disc is received, pin 2 of comparator IC10 (1/2) switches its level from "H" to "L". Q31 turns from OFF to ON, changing the collector of Q31 from -12 V to +5 V. The change is input to pin 4 of inverter (IC16). The output of the inverter (pin 12) changes from +5 to -12 V and turns Q2 and Q6 OFF. Thus, a focus loop is formed. Q4 is ON to reduce the gain of the focus amplifier until laser beam is emitted, but it turns OFF after laser has been emitted.
- 6. The output from pin 2 of focus amp IC1 (1/2) is applied to pin 4 of focus amp IC2 (1/2) through a phase compensation circuit. The output is available at pin 2 and the lens attached to the focus coil is moved up or down in accordance with the output.

The phase compensation circuit works to secure an appropriate movement of the lens in accordance with the FE signal by compensating changes of sensitivity characteristic and phase characteristic of the focus coil and the pickup.



#### **1-5-8 TRACKING SERVO OPERATION**



- TS<sub>1</sub> and TS<sub>2</sub> signals (TTL level converted S<sub>1</sub>, S<sub>2</sub> signals) are converted to TEOP (pin 4) and TEON (pin 3) by the phase comparison circuit of IC15 (TC5G or T7001). When the phase of TS<sub>1</sub> is leading that of TS<sub>2</sub>, TEOP outputs "H" level and TEON outputs "L" level when the phase of TS<sub>1</sub> is lagging behind that of TS<sub>2</sub>.
- 3. TEOP produces a few fine pulses at the almost "L" level under the normal play condition: On the contrary, TEON is almost at "H" level, producing similar fine pulses. The distances between these fine pulses shortens, when the tracking servo is off such as in search period.
- 5. The TE signal output to pin 8 of IC14 (1/2) is level adjusted and applied to pin 6 of IC1 (2/2). The level adjustment here corresponds to the tracking loop gain adjustment. The output from pin 8 of IC1(2/2) is fed to pin 6 of IC2 (2/2) via a phase compensation circuit, which compensates changes of sensitivity characteristic and frequency response of the tracking coil to insure the appropriate movement of the pickup lens in accordance with a TE signal.
- 6. Tracking jump may occur because of an excessive amplitude of TE signal caused by scratches or dusts on a disc. RF signals are dropped out for more than a predetermined period for such a cause as this, the DOC signal becomes "H" level to make D8, and Q9 turn ON. This reduces the gain of Q8 and changes the degree of the phase compensation in Q9.
- 7. The output available at pin 8 of IC2(2/2) is applied to a voltage limiter (limit voltage of about  $\pm 5$  V) consisting of D9 and D8 and sent to the driver stage in a push-pull circuit consisting of Q10 and Q11. The plus voltage is driven by Q10 and the minus voltage by Q11 in order to regulate the tracking coil of the pickup.



#### 1-5-9. TRACKING ERROR GENERATION AND KICK OPERATION



- 1. Signals (TS1 and TS2), which are available from RF amp IC5 and inverted by IC7, are applied to pin 19 and 18 of IC15 (TC15G or T7001) respectively. TS1 and TS2 are phase compared in IC15 (TC15G or T7001) and the resultant outputs are available at pin 4 (TEOP) and pin 3 (TEON).
- 2. The TEOP and TEON are added and fed to pin 6 of IC12 (1/2). They are doubled and the output to pin 8. This signal is termed tracking error (TE) signal. The tracking coil for the pickup is moved to offset this signal during normal PLAY mode.
- 3. During normal PLAY mode, pin 1 (TEP) of IC15 is at "H" level by the mode 0 to 4 signal from microprocessor IC15 (TMP4740N). The "H" signal is applied to pin 6 (TEG1) via D26 and to pin 2 (TEG2) via D27.
- 4. TEG1 and TEG2 signals are used to control TEOP and TEON signals inside the IC15 (TC15G or T7001), so that the mode can be switched into normal play mode very quickly. The TE signal, output to pin 8 of IC12 (1/2) is applied to pin 4 of IC13 (1/2) and pin 3 of IC12 (2/2) via R178. When the input voltage at pin 4 of IC13 (1/2) is higher than that of pin 3, "H" level is output to pin 2. When it is lower, "L" level is output.
- 5. Since the input to pin 3 of IC12 (2/2) is an inverted input, when the input voltage of pin 4 is compared, only the difference is inverted and made available as an output at pin 2. The output from pin 2 of IC13 (1/2) is applied to pin 2 of IC15 (TC15G or T7001) and the output from pin 2 of IC12 (2/2) is applied to pin 6 of IC15 (TC15G or T7001), in order to control the circuit for producing TEOP and TEON singals from TS1 and TS2. Since the TEOP is held at "L" level and the TEON at "H" level during a kick operation and the focus-off period, the output from pin 8 of IC12 (1/2) becomes O V and both of the TEG1 and TEG2 are at "L" level.
- 6. At the end of the kick operation, the output from pin 8 of IC12 (1/2) is applied to pin 7 and 6 of IC13 (2/2). Judging the polarity of the output from IC12 (1/2) (For example, if pin 8 of IC12 (1/2) is minus, the output at pin 8 of IC13 (2/2) is "L" level), the signal is input to pin 5 (TES) of IC15 (TC15G or T7001). The control timing of a kick pulse is determined by this signal in the IC15 (servo control).

"L"

"H"



#### 1-5-10. SEARCH AND LOCK-IN CIRCUIT OPERATION DURING KICK MODE



- 2. The tracking error signal (pin 8 of IC12 (1/2) during the kick mode is a sawtooth waveform as shown, but the center of its amplitude is not always in line with 0 V (some offset results). This may possibly cause unstableness, when the unit changes to a normal PLAY mode from the kick mode (when the tracking servo is ON). To solve this problem, the KGC signal (+5 V during kick mode and -12V during PLAY mode) is given to the base of Q23 through R185, so that Q23 and Q24 are ON, and Q25 and Q26 are OFF during the kick mode.
- KGC becomes 12 V and Q23 and Q24 turn OFF, making Q25 and Q26 turn ON.
- 4. The voltages charged across C70 and C69 are added through R194 and R193. In this example, 1.5 V + (-0.5 V) = 1.0 V is applied to pin 6 (positive input) of IC14 (1/2), when the tracking servo is active. The output from pin 8 of IC14 (1/2) becomes 0 V. Just in the opposite example, if the tracking error waveform is shifted toward the negative side it operates just to offset the negative shift and no offset output is produced when the tracking servo is ON.



The diodes D29 and D31 add or subtract the threshold as below: 1.5 V + 0.6 V (D29) - 0.6 V (D31) = 1.5 V

The 1.5 V is charged across C70.

The -0.5 V is charged across C69.

\* When the unit is switched from KICK to PLAY, Q26 and Q25 turn ON, C69 -0.5 V + C70 + 1.5 V = 1.0 V is applied to pin 6 of IC14 (1/2) and the output from pin 8



#### 1-5-11. PU DRIVE OPERATION



Fig. 1-5-11

Since control of the pickup feed motor should gradually be made just to compensate an offset of the tracking error signal during a normal PLAY mode, it is done by TCO+ (tracking coil+) signal only. During a normal PLAY mode, the TCO+signal is applied to pin 7 of IC3 (2/2) through R74. Since PLAY is -12 V (pulled-down output of IC16) during normal PLAY mode, Q14 is OFF. In this state, IC3 (2/2) and RC components form a low-pass filter. As a result, the high frequency components are eliminated from TCO+ signal to obtain offset signal. It is applied to pin 3 of IC4 (2/2) through R78. After gain adjusted, it drives the pickup carry motor through R80 and L3.





#### 1. WHEN NO DISC IS LOADED:

- 1. When no disc is loaded, Q6 2SK30A and Q2 2SC2878 are turned ON not to work the focus coil drive circuit, so that the focus coil can not be activated.
- 2. Since no signal is increased across the 4-division photodetector, no RF is available and pin 2 of IC10 (1/2) TA75393S becomes "H" level. The collector of Q31 2SA1015 is in turn held at a "L" level. It is fed to pin 4 of Inverter IC16 and pin 12 becomes "H" level.
- 3. The "H" level signal is applied to the gate of Q6 2SK30A through R29 100 k $\Omega$ . It turns ON to cut the signal to pin 2 of IC1 (1/2)
- 4. On the other hand, the "H" level signal is applied to the base of Q2 2SC2878 through R3 22 k $\Omega$ . Q2 is turned on to ground the FE signal. Thus, no signals are into IC1 (1/2) AN6555.
- 5. The switching function of Q6 and Q2 controls the operation of focus coil. It is disabled by this circuit, when no focusing is required.

#### 2. WHEN A DISC IS LOADED AND IN PLAY MODE:

- 1. When a disc is loaded, a signal picked up by the 4-division photodetector is divided into two signals, S<sub>1</sub> and S<sub>2</sub> by Q103 (TA7331P). They are amplified by Q21 and fed to pin 3 of IC10 (1/2).
- 2. When the RF signal is present at pin 3 of IC10 (1/2), pin 2 becomes "L" level. It is applied to the base of Q31 (2SA1015) through R140 and R220, placing the collector of Q31 at a "H" level.
- 3. The "H" level signal is fed to pin 4 of IC16 through D38 and R213. Its inverted signal is available at pin 12 as an "L" level signal. The "L" level signal is then applied to the gate of Q6 (2SK30A) through R29, and Q6 is turned OFF.
- 4. Another signal going through R3 is applied to the base of Q2 2SC2878 turning it OFF. Both of Q6 and Q2 are under OFF state, the focus servo circuit works.



#### 1-5-13. CONTROL SIGNAL OPERATION

signal is applied to the gate of Q14 to make it turn ON dur-

ing the modes other than PLAY. This bypasses the pickup carry motor amp and prevents the tracking error signal

3. When an RF signal drops out for a certain period of time because of scratches or dusts on a disc, a dropout detec-

tion signal of "L" level is provided at pin 12 (DCON) of

IC15 at the same spot per every revolution of the disc. The signal is applied to pin 2 of IC16. It is level-shifted, and

from driving the pickup feed motor.



5. A "H" level output is applied to pin 1 (TEP) of IC15 only during normal PLAY mode. It, however, becomes "L" level, when a kick signal is given during the normal PLAY mode. The signal is integrated by R210, R209, D36 and C74 to turn on Q29 and Q30. In this instance, Q27 and Q28 are placed under OFF condition by making Q30 turn ON during the kick mode. The noise limiter circuit is thus disabled during search mode.

tivated.



#### PU motor drive AMP



#### 1-5-14. SERVO CONTROL CIRCUIT OPERAITON



- 1. The focus error signal is figured out from the outputs of 4-division photodetector under operational processing (A + B) - (C + D). Outputs (A + B) and (C + D) must have a proper balance, otherwise no adequate sevo operation is possible. The optimum balance varies depending on a disc and ambient environment and has no absolute value. The balance adjustment is automatically made everytime when a disc is changed or switched from the STOP mode to the PLAY mode. This is called SVC (servo control). The operating principle of the circuit is to adjust to an optimum one out of the 9-step predetermined balances using the error number in the EFM signal.
- 2.  $C_1$  and  $C_2$  error detection conditions ("H" level when an error occurs) in the EFM signal is output to pin 63 (DAST) of IC6 (TC9179F). A clock signal of 88.2 kHz, which indicates one word output period, is made available at pin 50 (WDCK) and a frame latch pulse signal, which indicates one frame, is available at pin 60 (DSLP). These three signals are coupled to a shift register with strobe function IC11 (TC4094BP), DAST (error present) is input as data, WDCK as shift clock and DSLP as strobe signal. As a result, C1 error presence condition per every one frame is output at pin 11 to 13 of IC11. They are then applied to pin 1 of IC12 (MB88201) through a wired OR circuit ("H" level indicates the error detection.)
- 3. 4-bit Microprocessor IC12 (MB88201) counts the error number in the EFM signal at pin 1 and controls 8-channel multiplexer Q102 (TC4051BP) via four ports

(pin 9 to 12), selecting one of R104 through R111 connections, which are placed in parallel with R121 connected to pin 1 and 2 of Q103 (TA7731P). (Refer to the truth table at right showing the connection status.)

- 4. The 4-division photodetector signal (A + B) is output to pin 1 of Q103. Pin 2 is used as a feedback terminal for the last stage amplifier. In the same way, the (C+D) signal is available at pin 16 and 15 is a feedback terminal. R121 is a feedback resistor to determine the output level at pin 1 of (A+B) signal. When one of R107 through R111 is connected in parallel, the ouptut level varies. R119 and R120 are feedback resistors to determine the ouptut level (pin 16) of the (C+D) signal and R120 is a trimming potentiometer to adjust the initial condition of SVC.
- 5. The (A + B) signal and the (C + D) signal are applied to the bases of Q104 respectively and their differences appear at the emitters. The voltage difference between the emitters is expressed as (A + B) - (C + D). It is applied to pin 3 and 4 of Q101. After amplified, it is used as a focus error signal. R118 in this circuit adjusts the DC offset of the focus error signal when no signals are being received.
- 6. As described above, 4-bit microprocessor IC12 determines an optimum balance (approximately minimum of the error number) of the focus error signal (A+B) - (C+D), changing the output level of (A+B) to nine steps by automatically switching the feedback resistance for the (A + B) signal depending on the error number.

- 7. The pickup has an offset amount in the focusing direction. Therefore, the optimum focusing point is looked for by use of an exclusive microprocessor (IC12). Moreover, when PLAY is made from the tray open state or the stop mode, the microprocessor varies the resistance value between pins 1 and 2 of Q103 by switching bilateral switches in the 8-channel multiplexer IC (Q102) to select a resistance value at which error is suppressed

| Q102<br>pin No. | Q102 input<br>INH | Q102 input<br>A | Q102 input<br>B | Q102 input<br>C | PU alignment<br>level | Resistance | Resistance value between pins 1 and 2 of Q103 |
|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------------|------------|-----------------------------------------------|
| 6               | Н                 | L               | L               | L               | INH                   | œ          | 15 k                                          |
| 12              | L                 | Н               | Н               | L               | . 3                   | 180 k      | 13.8 k                                        |
| 1               | L                 | L               | L               | Н               | 4                     | 82 k       | 12.7 k                                        |
| 5               | L                 | Н               | L               | Н               | 5                     | 51 k       | 11.6 k                                        |
| 2               | L                 | L               | Н               | Н               | 6                     | 39 k       | 10.8 k                                        |
| 4               | L                 | Н               | Н               | Н               | 7                     | 30 k       | 10 k                                          |
| 13              | L                 | L               | L               | L               | 0                     | 24 k       | 9.23 k                                        |
| 14              | L                 | н               | L               | L               | 1                     | 20 k       | 8.57 k                                        |
| 15              | L                 | L               | Н               | L               | 2                     | 16 k       | 7.74 k                                        |



8. For example, when the microprocessor indicates (INH, A, BC = (L, L, L, L), pin 13 of Q102 is connected to pin 3 of Q102. Thus, 24 k $\Omega$  resistance is connected in parallel with the 15 k $\Omega$  resistance already inserted between pins 1 and 2 of Q103, so that the resistance value between pins 1 and 2 is 9.23 k $\Omega$ .

DP-1100B/ 1[ 

### **1. CIRCUIT DESCRIPTION**

#### D25 IC3 (2/2) When a dropout occurs **I TEP** IC 15 SERVO ₩~-R78 68K CN3 pin 2 H+L R221 100K Control TCO + DCON TEP( (8)(7) (5)(4)(3)( RFES PUFF KICF DIN DOCK DIM2 S DIMI R235 22K Σ /ss ð IC 9 (3) 120 pulses per one revolution DIN2 TC5050P of disc is output. $\frac{1}{2}$ \$857 XXX E D20 -12V ┨┠ 1 2,5V ICII(1/2)2.5V RI5 IC11(2/2) 0.022 **RI50** TA75558S +12Vက်ခဲ့ 2 22K D42 IC 7 RI61 77,4 °§5 Šo Šo Šo Š TC40H004 +5V

#### 1-5-15. DROPOUT POSITION DETECTION OPERATION AND PUFF, KICF OPERATION

#### **Detection of Dropout Position**

- 1. The dropout control circuit employed in this unit has been designed to be strong against scratches or shocks. The FGS signal (20 pulses generated per one revolution of the disc motor) is applied to pin 39 (FGS) of IC15 (TC15G or T7001) and it is 6 times frequency multiplied internally. An output with 120 pulses per one revolution is output to pin 35 (DOCK). If a scratch is present, the number of pulses are counted. The level at pin 12 (DCON) of IC15 is switched from "H" to "L" at the same position where the scratch was present but one track behind. Q8 and Q9 in the tracking servo circuit are turned ON to increase the gain of the tracking servo control. Thus, the system is protected against scratches or shocks.
- 2. If a scratch is found on the surface of a disc, pin 8 (RFES) of comparator IC10 (2/2) is switched from "L" level to "H" level and pin 22 of IC15 turns to "H" level. When pin 22 becomes "H" level, a shift register is set inside IC15 and the DOCK signal (120 pulses per one revolution of disc) is counted. Both of the shift register inside IC15 and external register IC9 are used for the counting purpose. When the 120 pulses are counted, the output is available at pin 5 (Dour) of IC9 and it is fed to pin 11 of IC7. Its output is obtained from pin 8 and it is fed to pin 34 (DIN) of IC15. This changes the level at pin 12 (DCON) from ''H'' to ''L''.

3. Tracking error pulse control signal is present at pin 1 (TEP) of IC15 and it is "H" level during the normal PLAY mode. It, however, switches to "L" level during KICK mode. This is input to pin 3 and 12 of IC9 to disable the circuit during that mode.





When a scratch is present on disc RF waveform DCON signal

Dropout position detection



(used as 114 bit shift register)



#### PUFF, KICF

- 1. This is a circuit to control the carry motor for the pickup. During normal PLAY mode, the pickup carry motor can be controlled only by the TCO + signal, just to compensate the offset of the tracking error signal. During SEARCH or FAST FORWARD (FF, REV) mode, however, it has to be moved more quickly. For this reason, the movement is controlled by KICF and PUFF.
- 2. More precisely, during a long (far) SEARCH mode, PUFF is used and during a short (close) SEARCH, FAST FORWARD or PAUSE mode, KICF is used for the control purpose.
- 3. KICF (available at pin 32 of IC15) is high impedance during the normal PLAY mode. The input voltage at pin 3 of IC11 (1/2) becomes 2.5 V by R153 and R155. Since the input voltage at pin 4 of IC11 (1/2) is set at 2.5 V by R157 and R156, the output from pin 2 of IC11 (1/2) becomes 0 V.
- 4. PUFF (available t pin 33 of IC15) is also high impedance during the normal PLAY mode. The input at pin 7 of IC11 (2/2) becomes 2.5 V by R160 and R162. Since the input voltage at pin 6 of IC11 (2/2) is set at 2.5 V, the output at pin 8 becomes 0 V.
- 5. When the pickup is moved in the FORWARD (FF) direction, PUFF and KICF are "H" level. Inverted input pin 7 and 3 of IC11 are "H" level and output at pin 8 and 2 are at "L" level. Inverted input pin 3 of IC4 (2/2) is also at "L" level to provide the carry motor with a high revolution in the clockwise direction.
- 6. When the pickup is moved in the BACKWARD (REV) direction, both of the PUFF and KICF are "L" level. By making the input of Q214 "L" level and the output "H" level, the carry motor can be revolved at a high speed in the counterclockwise direction.

| Mode<br>Signal | Normal              | Long S<br>(More than | Search<br>512 tracks) | Short<br>(Less than | Search<br>512 tracks) |                  |                   |
|----------------|---------------------|----------------------|-----------------------|---------------------|-----------------------|------------------|-------------------|
|                | PLAY                | FF<br>Direction      | REV<br>Direction      | FF<br>Direction     | REV<br>Direction      | FF               | REV               |
| KICF           | 2.5V                | 2.5                  | 2.5                   | <sup>5</sup> 2.5    | 5<br>2.5<br>0         | <sup>5</sup> 2.5 | <sup>5</sup><br>0 |
| PUFF           | 2.5V                | 5<br>                | 0                     | 2.5                 | 2.5                   | <u></u> 2.5      | 2.5               |
| C              | ontrol Signal durin | g each Mode          | Applies reverse       | e voltage           | Unit [V]              |                  |                   |

to put a brake.



#### 1-5-16. KEY DATA AND TIMING PULSE OPERATION



- Since the unit has many function keys, a 6 x 4 matrix had been made in order to make the best use of the input/output ports of IC1 (4-bit microprocessor). The key input can be judged by key scanning pulses from IC1 (6 lines in time division) and four key input lines.
- Pin 11 to 16 of IC1 are periodically providing the pulses staggered by a regular timing as shown. Each of them enters the vertical line of the key matrix through a diode, which prevents more than 2 keys from being pressed at the same time. Pin 26 to 29 are input lines and they are all 0 V when no keys are pressed.

For example, when the PLAY key is pressed. The pin 14 line and pin 26 are shorted, and scanning pulse from pin 14 is input to pin 26.

IC1 (4-bit microprocessor) recognizes that the PLAY key has been pressed, based on the input to pin 26 and the timing of pulse at pin 14 and gives the PLAY instruction to IC15 (control microprocessor.)

The reason that the timing pulse has a double frequency at pin 16 is that two clock signals are entered simultaneously, when M-READ and CLEAR keys are pressed at same time.

5V

ΟV

ΟV

5V

٥v

0V--

5V



Approx. 10 mm sec

#### Fig. 1-5-16-2 IC1 Timing Pulse Waveform





TD6315P Bit synchro

(PLCK), DOUT signal with its jitter component eliminated is produced. (Refer to section 1-5-18. PLL CIRCUIT OPERA-TION.)

The EFMI. PLCK and DOUT signals are fed to IC8 (TC9178F) and processed.

- 3. 14-bit 1 symbol is converted to 8-bit 1 symbol, using the EFM signal fed to pin 53 of IC8. The 8-bit outputs are provided at pin 57 to 65. The 8-bit data is once memorized in IC17 (RAM). After being delayed by necessary number and jitter absorbed inside IC17, it is read out for IC6 (TC9179F). Inside IC6. C1 error pattern is first produced to correct the error symbol data.
- 4. Next, each data of every symbol is again read out by IC6 to correct the C2 error, after being properly delayed for the processing de-interleave. The processed data is finally sent from IC17 to IC6, where the data, which was impossible to correct, is average compensated. The output is available at pin 47 as a serial 16-bit data alternately for the Lch and Rch.
- 5. L and R alternating 16-bit serial data signal and clock (BCLK, LRCK, WCLK) signal are originally sent from IC6 (BCK, L/RG, WDCK respectively). BCLK is 1.411 MHz, LRCK is 44.1 kHz and WCLK is 2 x LRCK (88.2 kHz), logic signal respectively. The BCLK signal is applied to pin 9 of IC21. The WCLK, DIN, BCLK and LRCK signals are applied to pin 10, 8, 9 and 7 of IC21 respectively. The data WCLK, DIN and LRCK is synchronized with the rising edge of the BCLK signal being applied to pin 9.

- 6. The integral current output of IC21 appear at pin 17 (IOUTR) and pin 18 (IOUTL), and at the same time are level-shifted by VR2 and VR3 connected to pin 1 of IC23 and pin 7 of IC22 respectively (DC offset adjustment). In IC24 and 25, the L and R signals of the integrator outputs are selected by applying an L/R switching pulse (LRCK OUT 11 of IC21). The Lch and Rch output signals are output to pin 3 and 5 respectively. IC22, 23 are a simple low-pass filter to shape the waveforms, which are put into LPF1 and LPF2 respectively.
- 7. LPF1 and LPF2 eliminate unwanted frequencies beyond 20 kHz outside the audio frequency range and required audio signals are available at the Lch output and the Rch output respectively. The signals are applied to pin 3 and 5 of buffer amp IC27 (also works as an emphasis ON/OFF switch. Refer to section 1-5-21.) through resistors and their outputs are provided at pin 1 and 7. A part of the outputs is directly connected to FIXED OUTPUT and the other is fed to buffer amp IC19 through VR1 (on the front panel) and output to pin 1 and 7 for headphones.





**DP-1100B/II DP-1100B/II 1. CIRCUIT DESCRIPTION** 

1-5-18. PLL CIRCUIT OPERATION







í.

- 1. There are following two cases where muting output is required. One is during all modes except the normal PLAY mode, and the other is when adequate correction or compensation for normal playback can not be secured because of too many errors contained in the EFM signal depending on the condition of a disc even if it is normally being played. The muting can be made by the following two methods. One method is to mute the last output stage of the analog signal by using a relay and the other is to turn OFF the 16-bit digital signal in the process circuit. For this reason, the former is called analog muting and the latter is called digital muting.
- 2. Pin 38 of IC15 (TC15G or T7001) is at "L" level during all modes except normal PLAY mode and it provides 0 V to the base of Q4. Q4 is turned OFF, making relay RL1 OFF. The output is thus muted. At the same time, pin 34 of IC6 (TC9179F) is also held at "L" level through R103. The output of 16-bit digital signal is turned OFF inside IC6.
- When bad conditions of a disc (scratches or dust) make the adequate correction and compensation impossible because of too many errors in the EFM signal even during normal PLAY mode, pin 35 and 36 become ''L'' level. Pin 34 of IC6 turns to ''L'' level by a wired OR connection. The digital muting is thus accomplished by turning the 16-bit digital signal OFF.



1-5-20. REMOTE CIRCUIT OPERATION (TRANSMITTER HAS A SIMILAR OPERATION AS TV OR VIDEO AND WILL NOT BE EXPLAINED)



38 kHz Carrier modulated signal

Fig. 1-5-20

- A data signal (modulated by a 38 kHz carrier) sent from the transmitter enters to infrared ray sensor diode PH1. PH1 varies the current through it by changing its internal resistance in accordance with the input signal. The quiescent point current is determined by load resistor R29 and + B supply. The varying current signal is fed to pin 7 of remoto control amp IC17. It is about 40 dB amplified here and the output is available at pin 1.
- The signal is fed again to pin 2 of IC16 through the detection circuit of D14, amplification centering around 38 kHz. The output appears at pin 7. The signal waveform-shaped by IC16 as shown at right is fed to pin 37 of IC1 for the control purpose of the microprocessor.

ov



38kHz carrier Transmitted waveform



Output waveform of receiver circuit (Input at pin 37 of IC1 (TMP47C40N))



#### 1-5-21. EMPHASIS CIRCUIT OPERATION



1. When playing a disc, the level in the high frequency range can be lowered to the same degree as when the disc has been recorded with its high frequency level enhanced in order to improve the high frequency characteristic. The procedure to enhance is called emphasis. If a disc has been emphasized, its information has been included in the subcode data of the disc.

(To lower the high frequency level during PLAY mode is called de-emphasis.)

2. PROCESS IC8 (TC9178F) outputs pin "H" level at pin 12 by reproducing and decoding EFM signal, if the playing disc is an emphasized one. The signal is sent to the base of Q6. R220 + C228, R221 + C229 are high frequency damper elements. When Q6 turns OFF, the frequency characteristic of the amplifier changes to be a response curve with its high-end cut as shown to provide the deemphasis.

-3 -4 Response -5 -6 - 7 - 8 -9 -Ю 100Hz IKHz Frequency -----

Fig. 1-5-21-2 Frequency response of high-end cut.



### 2-1 Head amp (J25-4404-08)

#### 2-1-1 Q103 (TA7731P) head amp

Q103 (TA7731P) is the head amp and operation IC for the laser beam receiver device, developed for CD system DAD player.

#### Pin connection diagram



Fig. 2-1A

**Block diagram** 



Fig. 2-1B



#### **Pin functions**

| Pin No. | Symbol          | Description                                                                                                                                                                                                                                                                                    | Remarks                                                                                            |
|---------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| 1       | OUT1            | Pin which outputs the sum signal (A + B) of pin IN A and IN B input signals out of 4-division<br>photodetector outputs.<br>The final stage buffer amp is provided with an external feedback resistance to neutralize the<br>effect of the irregularity in characteristics between photodiodes. | FC I<br>RF1<br>OUT I<br># Buffer amp<br>Note 1<br>With max. input of 100 kHz<br>Transfer impedance |
| 2       | FC1             | Final stage buffer amp negative input pin of OUT1 output signal.<br>A resistance is connected between this pin and pin OUT1 to control the gain.                                                                                                                                               | $R_{F1} = 9 k\Omega$ (typical)                                                                     |
| 3       | GND2            | GND pin                                                                                                                                                                                                                                                                                        |                                                                                                    |
| 4       | IN A            | Input pin of signal A (one of 4-division photodetector outputs)                                                                                                                                                                                                                                | Note 1                                                                                             |
| 5       | IN B            | Input pin of signal B (one of 4-division photodetector outputs)                                                                                                                                                                                                                                |                                                                                                    |
| 6       | IN C            | Input pin of signal C (one of 4-division photodetector outputs)                                                                                                                                                                                                                                |                                                                                                    |
| 7       | IN D            | Input pin of signal D (one of 4-division photodetector outputs)                                                                                                                                                                                                                                |                                                                                                    |
| 8       | GND1            | GND pin                                                                                                                                                                                                                                                                                        |                                                                                                    |
| 9-10    | NC              | Not connected                                                                                                                                                                                                                                                                                  |                                                                                                    |
| 11      | V <sub>cc</sub> | Positive supply voltage pin                                                                                                                                                                                                                                                                    |                                                                                                    |
| 12      | OUT4            | Pin which outputs the sum signal ( $B + D$ ) of pin IN B and IN D input signals out of 4-division photodetector outputs.                                                                                                                                                                       |                                                                                                    |
| 13      | OUT3            | Pin which outputs the sum signal (A + C) of pin IN A and IN C input signals out of 4-division, photodetector outputs.                                                                                                                                                                          | Note 1<br>With max. input of 100 kHz<br>Transfer impedance<br>= 27 k $\Omega$ (typical)            |
| 14      | V <sub>ee</sub> | Negative supply voltage pin                                                                                                                                                                                                                                                                    |                                                                                                    |
| 15      | FC2             | Final stage buffer amp negative input pin of OUT2 output signal.<br>A resistance (for feedback) is connected between this pin and pin OUT2 to control the gain.                                                                                                                                |                                                                                                    |

# DP-1100B/11

### 2. IC OPERATION OF EACH CIRCUIT AND PIN DESCRIPTION

| Pin No. | Symbol | Description                                                                                                                                                                                                                                                                              | Remarks                                                                                                                                    |
|---------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 16      | OUT2   | Pin which outputs the sum signal (C + D) of pin IN C and IN D input signals out of 4-division photodetector outputs.<br>The final stage buffer amp is provided with an external feedback resistance to neutralize the effect of the irregularity in characteristics between photodiodes. | FC2<br>RF2<br>OUT 2<br>m Buffer amp<br>Note 1<br>With max. input of 100 kHz<br>Transfer impedance<br>= 27 k\Omega<br>R <sub>F1</sub> = 9kΩ |

Table 2-1A

#### Note 1: 4-division photodetector configuration



DP-1100B/II

### 2. IC OPERATION OF EACH CIRCUIT AND PIN DESCRIPTION

#### 2-1-2 Q102 (TC4051BP) SVC switch

TC4051BP, of 8-channel configuration, is a multiplexer capable of selecting analog or digital signal, or combining them. The switch pin corresponding to each channel turns ON with the digital signal from the control pin.

#### Truth table

|         | JTS | "ON" CHANNEL |   |          |
|---------|-----|--------------|---|----------|
| INHIBIT | С   | в            | Α | TC4051BP |
| L       | L   | L            | L | 0        |
| L       | L   | L            | н | 1        |
| L       | L   | н            | L | 2        |
| L       | L   | Н            | Η | 3        |
| L       | н   | L            | L | 4        |
| L       | н   | L            | Η | 5        |
| L       | н   | н            | L | 6        |
| L       | н   | н            | Н | 7        |

Table 2-1C

Block diagram





### 2-2 Servo board (X29-1520-00)

2-2-1 IC9 (TC5050P) dropout memory, 50-stage/114-stage selection type shift register

#### Pin connection diagram



3 4 IM ОМ 2. D<sub>IN2</sub> Dout -5 I. DINI CLOCK NC; 7, 15 V<sub>DD</sub> ; 16 V<sub>SS</sub> ; 8 6 12 11 IM ОM 13 D<sub>IN2</sub> Dout -10 14 DINI CLOCK 9

#### Logic diagram





#### Truth table

Block diagram

|                  | t <sub>n</sub> , t <sub>n+1</sub> |    | t <sub>n</sub> | +50  | t <sub>#+64</sub> |      |  |
|------------------|-----------------------------------|----|----------------|------|-------------------|------|--|
| D <sub>IN1</sub> | D <sub><i>i</i>N2</sub>           | IM | ОМ             | Dout | ОМ                | Dovr |  |
| Н                | *                                 | н  | L              | н    | н                 | Н    |  |
| L                | *                                 | н  | L              | L    | н                 | L    |  |
| *                | Н                                 | L  | L              | Н    | н                 | н    |  |
| *                | L                                 | L  | L              | L    | н                 | L    |  |





#### 2-2-2 IC15 (TC15G008AP) semi-custom IC

**Pin connection** 



■; I/O port

Fig. 2-2-2A



**Block diagram** 



Fig. 2-2-2B Internal block diagram



#### **Pin functions**

| Pin No. | Symbol | Pin name                                      | IN/OUT |                         |                                                                                                                        |                          | Description                                                                                                                      |      | Remarks                         |  |
|---------|--------|-----------------------------------------------|--------|-------------------------|------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------|--|
| 1       | TEP    | Tracking error pulse con-<br>trol output      | 0      | Outp<br>the I           | Outputs a ''H'' signal only during play. However, it becomes ''L'' when the kick signal is output during play.         |                          |                                                                                                                                  |      |                                 |  |
|         |        |                                               |        |                         |                                                                                                                        |                          |                                                                                                                                  |      |                                 |  |
|         | :      |                                               |        |                         | TEG1                                                                                                                   | TEG2                     | Function                                                                                                                         |      |                                 |  |
| 2       | TEG2   | Tracking error detector<br>control (1) input  | I      |                         | Н                                                                                                                      | Н                        | Tracking error detection and normal oper-<br>ation                                                                               |      | Pullup resistor                 |  |
|         |        |                                               |        |                         | L                                                                                                                      | Н                        | TEOP outputs a ''H'' signal at the timing<br>of the absolute phase difference between<br>TS1 and TS2.<br>TEON is fixed to ''H''. |      |                                 |  |
|         |        |                                               |        |                         | Н                                                                                                                      | L                        | TEON outputs a "L" signal at the timing<br>of the absolute phase difference between<br>TS1 and TS2.<br>TEOP is fixed to "L".     |      |                                 |  |
| 6       | TEG1   | Tracking error detector<br>control (2) input  |        |                         | L                                                                                                                      | L                        | Stop of tracking error detection. TEOP is fixed to "L".<br>TEON is fixed to "H".                                                 |      |                                 |  |
|         |        |                                               |        |                         |                                                                                                                        |                          |                                                                                                                                  |      |                                 |  |
| 3       | TEON   | Tracking error negative<br>output             | 0      | Whei<br>(at no          | When TS2 advances in edge phase against TS1, outputs a ''L'' signal (at normal operation).                             |                          |                                                                                                                                  |      |                                 |  |
| 4       | TEOP   | Tracking error positive<br>output             | 0      | Whei<br>norm            | n TS2 de<br>nal operat                                                                                                 | lays in edç<br>ion).     | ge phase against TS1, outputs a ''H'' signal                                                                                     | (at  |                                 |  |
| 5       | TES    | Tracking error polarity in-<br>dication input | I      | Conti                   | rol signal                                                                                                             | input use                | d in kick control for search operation                                                                                           |      | Pullup resistor<br>incorporated |  |
| 7       | TTAC   | Track TAC output                              | 0      | Pin o<br>pletic         | utputs clo<br>on of kick                                                                                               | ock pulse<br>or the co   | which the microprocessor is informed of co<br>unt number of tracks.                                                              | m-   |                                 |  |
| 8       | PUD    | PU motor control input                        | I      | Input<br>carry          | Input which stops the PU motor only when the PU motor compulsory-<br>carry signal is a specific code (PUD = $''H''$ ). |                          |                                                                                                                                  |      |                                 |  |
| 9       | OPNS   | Open/close output                             | 0      | Outp<br>''L''           | ut for dis<br>= open,                                                                                                  | c tray driv<br>′′H′′ = c | re motor open-close control signal.<br>close, HiZ = OFF                                                                          |      | 3-state output                  |  |
| 10      | DSG    | Data slice control input                      | I      | Input<br>circu<br>''H'' | t for cont<br>it.<br>input =                                                                                           | rol signal<br>OFF.       | which stops the sub-control of the data s                                                                                        | lice | Pullup resistor<br>incorporated |  |



| Pin No. | Symbol | Pin name                                      | IN/OUT | Description                                                                                                                                                                                      | Remarks                         |
|---------|--------|-----------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| 11      | LDC    | Laser diode control out-<br>put               | 0      | Laser diode ON = ''H'' output, OFF = ''L'' output                                                                                                                                                |                                 |
| 12      | DCON   | Dropout control output                        | 0      | Output which indicates the dropout position of the RF signal.                                                                                                                                    |                                 |
| 13      | PLAY   | Play control output                           | 0      | Control signal output which operates the PU motor by the PU tracking servo signal.                                                                                                               |                                 |
| 14      | FOKG   | Focus OK output                               | 0      | Outputs the OK signal on instruction from the microprocessor when the laser spot is focused.<br>Focus ON = ''H'' output.                                                                         |                                 |
| 15      | MSP    | Disc motor control output                     | 0      | Output for disc motor ON/OFF control signal.                                                                                                                                                     |                                 |
| 16      | TPCO   | TES polarity select input                     | Ι      | Input for signal which selects the polarity of the TES signal used in the kick process circuit.<br>Open $(V_{DD})$ or connected to GND.                                                          | Pullup resistor<br>incorporated |
| 17      | EFMI   | EFM signal input                              | -      | Input for binary signal obtained by passing the RF signal regenerated by the PU through a comparator.<br>Its polarity should be positive against the RF signal polarity.                         | Pullup resistor<br>incorporated |
| 18      | TS2    | Tracking error generation<br>signal (1) input | 1      | Input for binary signal obtained from passing the $A_2 + A_4$ signal of 4-division photodetector through zero-cross comparator. (Used in tracking error generation.)                             | Pullup resistor<br>incorporated |
| 19      | TS1    | Tracking error generation<br>signal (2) input | I      | Input for binary signal obtained from passing the $A_1 + A_3$ signal of 4-division photodetector through zero-cross comparator. (Used in tracking error generation.)                             | Pullup resistor<br>incorporated |
| 20      | RFOK   | RF signal OK input                            | I      | Input for signal indicating the regeneration of the RF signal by the pickup. It turns OFF the data slice (sub) and output EFMO. (At ''H'')                                                       | Pullup resistor<br>incorporated |
| 21      | GND    | GND                                           |        |                                                                                                                                                                                                  |                                 |
| 22      | RFES   | RF envelope signal input                      | I      | Input for RF presence/absence signal, this signal is obtained by passing<br>the RF envelope detection signal through comparator. It is used in the<br>kick process and dropout process sections. | Pullup resistor<br>incorporated |



| Pin No. | Symbol          | Pin name                              | IN/OUT | Description                                                                                                                                                                 | Remarks                         |
|---------|-----------------|---------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| 23      | RFG             | RFES control signal out-<br>put       | 0      | Output which controls the detection level of signal RFES. ''L'' only dur-<br>ing kick operation.                                                                            |                                 |
| 24~27   | MODE4~<br>MODE1 | Mode select signal input              | 1      | Input for servo system control signal generation and kick operation pro-<br>cess direction indication. Connected to the microprocessor.                                     | Pullup resistor<br>incorporated |
| 28      | DSL1            | Data slice control (1) out-<br>put    | 0      | Output for signal obtained by passing signal EFMI through the internal<br>buffer amp.<br>Has the same polarity as signal EFMI.                                              |                                 |
| 29      | DSL2            | Data slice control (2) out-<br>put    | 0      | Output for data slice control sub circuit.<br>Detects the variation in slice level by check of the jitter of signal EFMI to<br>control the slice level at an optimum level. |                                 |
| 30      | MODE-0          | Mode select signal input              | I      | Input for servo system control signal generation and kick operation pro-<br>cess direction indication. Connected to the microprocessor.                                     | Pullup resistor<br>incorporated |
| 31      | TEST            | Test                                  | ł      | Normally, open or connected to $V_{DD}$ .                                                                                                                                   | Pullup resistor<br>incorporated |
| 32      | PUFF            | PU motor fast-carry signal<br>output  | 0      | ''H'' output → FWD, ''L'' output → BWD, HiZ → OFF                                                                                                                           | 3-state output                  |
| 33      | KICF            | PU kick pulse output                  | 0      | ''H'' output → FWD, ''L'' output → BWD, HiZ → Kick OFF                                                                                                                      |                                 |
| 34      | DIN             | Dropout data I/O                      | I/O    | Data I/O connected to shift register for dropout control                                                                                                                    |                                 |
| 35      | DOCK            | Dropout control clock<br>pulse output | 0      | Output for clock signal (with 6 times the FGS frequency) connected to shift register for dropout control                                                                    |                                 |
| 36      | FG4             | FG signal output                      | 0      | Output for clock signal obtained from 30 division of signal DOCK                                                                                                            |                                 |
| 37      | CK88            | 88 kHz clock pulse input              | I      | Input for approx. 88 kHz reference clock signal                                                                                                                             | Pullup resistor<br>incorporated |
| 38      | MUT             | Muting output                         | 0      | Output for muting audio signal.                                                                                                                                             | Pullup resistor<br>incorporated |

# DP-1100B/II

## 2. IC OPERATION OF EACH CIRCUIT AND PIN DESCRIPTION

| Pin No. | Symbol          | Pin name                      | IN/OUT | Description                                                                                 | Remarks                         |
|---------|-----------------|-------------------------------|--------|---------------------------------------------------------------------------------------------|---------------------------------|
| 39      | FGS             | FG signal input               | I      | Input for FG signal with 20 pulse/disc rotation.<br>Should have a duty ratio of approx. 50. | Pullup resistor<br>incorporated |
| 40      | PLCK            | PLL section clock pulse input | l      | Input for reference signal (4.32 MHz) to PLL section for EFM signal reading                 | Pullup resistor<br>incorporated |
| 41      | EFMO            | EFM output                    | 0      | Inversion output of signal EFMI.<br>With signal RFOK ''H'', is fixed to ''L''.              |                                 |
| 42      | V <sub>dd</sub> | V <sub>DD</sub>               |        | + 5 V                                                                                       |                                 |

Table 2-2A



Each data for mode 0 to 3 is passed through the latch circuit, thereby different control signals are generated in the decoder section.

Control mode truth table A)

|    |              | мс    | DDE          |     |                         | *5                                                                                                                                                                      | PLAY | *7<br>FOKG | LDC | MSP | MUTE | PUFF              | OPNS | STATE                                                                                                                             |
|----|--------------|-------|--------------|-----|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|-----|-----|------|-------------------|------|-----------------------------------------------------------------------------------------------------------------------------------|
| 0  | 1            | 2     | 3            | 4   |                         | TEP                                                                                                                                                                     |      |            |     |     |      |                   |      |                                                                                                                                   |
| 0  | 0            | 0     | 0            | 0   | 0                       | 0                                                                                                                                                                       | 0    | 0          | 0   | 0   | 0    | HiZ               | HiZ  | <ol> <li>Tray open state</li> <li>Standby mode after judging right/reverse side of the disc</li> <li>Pause mode (1) *1</li> </ol> |
| 1  | 0            | 0     | 0            | 0   | 1                       | 0                                                                                                                                                                       | 0    | 0          | 1   | 0   | 0    | HiZ               | HiZ  | At judgement of disc's loading.                                                                                                   |
| 0  | 1            | 0     | 0            | 0   | 2                       | (1)                                                                                                                                                                     | 1    | 1          | 1   | 1   | 1    | HiZ               | HiZ  | 1 REV 2 Cue 3 Play mode (1) x 2                                                                                                   |
| 1  | 1            | 0     | 0            | 0   | 3                       | (1)                                                                                                                                                                     | 1    | 1          | 1   | 1   | 0    | HiZ               | HiZ  | BWD kick, REV, F REV, FWD kick, FWD, F FWD,<br>Judgement of right/reverse side of the disc, TOC read.                             |
| 0  | 0            | 1     | 0            | 0   | 4                       | 0                                                                                                                                                                       | 0    | 0          | 1   | 1   | 0    | HiZ               | HiZ  | Focus servo ON                                                                                                                    |
| 1  | 0            | 1     | 0            | 0   | 5                       | 0                                                                                                                                                                       | 0    | 1          | 1   | 1   | 0    | HiZ               | HiZ  | Pause mode (2) *3<br>Focus tracking servo ON                                                                                      |
| 0  | 1            | 1     | 0            | 0   | 6                       | 0                                                                                                                                                                       | 0    | 1          | 1   | 1   | 0    | 1                 | HiZ  | FWD search                                                                                                                        |
| 1  | 1            | 1     | 0            | 0   | 7                       | 0                                                                                                                                                                       | 0    | 1          | 1   | 1   | 0    | 0                 | HiZ  | BWD search,<br>Stop-BWD mode                                                                                                      |
| 0  | 0            | 0     | 1            | 0   | 8                       | 0                                                                                                                                                                       | 0    | 0          | 1   | 0   | 0    | HiZ               | 1    | Tray<br>close (laser diode: ON)                                                                                                   |
| 1. | 0            | 0     | 1            | 0   | 9                       | (1)                                                                                                                                                                     | 1    | 1          | 1   | 1   | 0    | 0                 | HiZ  | PU motor kick before BWD search                                                                                                   |
| 0  | 1            | 0     | 1            | 0   | А                       | (1)                                                                                                                                                                     | 1    | 1          | 1   | 1   | 1    | (1) <sup>•6</sup> | HiZ  | Play mode (2) *4                                                                                                                  |
| 1  | 1            | 0     | 1            | 0   | В                       | (1)                                                                                                                                                                     | 1    | 1          | 1   | 1   | 0    | 1                 | HiZ  | PU motor kick in FWD search                                                                                                       |
| 0  | 0            | 1     | 1            | 0   | с                       | 0                                                                                                                                                                       | 0    | 0          | 0   | 0   | 0    | HiZ               | 1    | Tray close (laser diode: OFF)                                                                                                     |
| 1  | 0            | 1     | 1            | 0   | D                       | 0                                                                                                                                                                       | 0    | о          | 0   | 0   | 0    | 0                 | HiZ  | Eject-BWD mode                                                                                                                    |
| 0  | 1            | 1     | 1            | 0   | E                       | 0                                                                                                                                                                       | 0    | 0          | 0   | 0   | 0    | HiZ               | 0    | Tray open (Open from ON of PU, SLT SW)                                                                                            |
| 1  | 1            | 1     | 1            | 0   | F                       | 0                                                                                                                                                                       | 0    | 0          | 0   | 0   | 0    | 0                 | 0    | Tray open (Open from OFF of PU, SLT SW)                                                                                           |
| *1 | Paus<br>Play | se mo | node<br>de 1 | e 1 | The<br>The<br>mo<br>Noi | The beginning of the first tune is neglected, and the unit pauses.<br>Then, 10 sec later, pause mode is engaged with LD and MD (disc<br>motor) OFF.<br>Normal play mode |      |            |     |     |      |                   |      |                                                                                                                                   |

\*3 Pause mode 2 All pause modes other than pause mode 1

\*4 Play mode 2 Mode in which FWD pulse is output periodically in play mode 1

**\*5 TEP** Mode which is engaged only a Latch-SP = 1 (section 5-1). In this case, a "1" output is emitted.

\*6 PUFF With code A, OUT (1) emits a "1" output only at PUD = 0.

\*7 FOKG During continuous kick operation in kick mode, a ''0'' output is emitted in any mode.

Table 2-2B TC15G008AP Normal mode table

# DP-1100B/II

### 2. IC OPERATION OF EACH CIRCUIT AND PIN DESCRIPTION

Search control used in music scan, etc. is performed by the kick control circuit.

#### Mode 4 $0 \rightarrow 1$

|   |   | MOD | )E |     | Stator              |  |  |
|---|---|-----|----|-----|---------------------|--|--|
| 0 | 1 | 2   | 3  | (X) | - Stator            |  |  |
| 0 | 0 | 0   | 0  | 0   | Kick Reset          |  |  |
| 1 | 0 | 0   | 0  | 1   | Kick Reset          |  |  |
| 0 | 1 | 0   | 0  | 2   | BWD1 TRACK KICK     |  |  |
| 1 | 1 | 0   | 0  | 3   | FWD1 TRACK KICK     |  |  |
| 0 | 0 | 1   | 0  | 4   | BWD3 TRACK KICK     |  |  |
| 1 | 0 | 1   | 0  | 5   | FWD3 TRACK KICK     |  |  |
| 0 | 1 | 1   | 0  | 6   | BWD5 TRACK KICK     |  |  |
| 1 | 1 | 1   | 0  | 7   | FWD5 TRACK KICK     |  |  |
| 0 | 0 | 0   | 1  | 8   | BWD7 TRACK KICK     |  |  |
| 1 | 0 | 0   | 1  | 9   | FWD7 TRACK KICK     |  |  |
| 0 | 1 | 0   | 1  | А   | BWD15 TRACK KICK    |  |  |
| 1 | 1 | 0   | 1  | В   | FWD15 TRACK KICK    |  |  |
| 0 | 0 | 1   | 1  | С   | BWD31 TRACK KICK    |  |  |
| 1 | 0 | 1   | 1  | D   | FWD31 TRACK KICK    |  |  |
| 0 | 1 | 1   | 1  | E   | BWD CONTINUOUS Kick |  |  |
| 1 | 1 | 0   | 0  | F   | FWD CONTINUOUS Kick |  |  |

Table 2-2C TC15G008AP Kick mode table



### 2-3 Process board (X32-1010-00)

2-3-1 IC15 (TMP4740N-5909, 5914) Main microprocessor



#### Pin description of IC15 (TMP4740N)

| Pin No. | p. Port name |     | me Signal IN/ <sup>r</sup><br>name |     | Level | Function/operation                                                                                                                                                                                     |  |
|---------|--------------|-----|------------------------------------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1       |              | R40 | MD0                                | 0   | L     | Outputs various mode data and kick data outputs to IC15 (TC15G008AP) for interface with the servo system.                                                                                              |  |
| 2       |              | R41 | MD1                                | 0   | L     | Outputs various mode data and kick data outputs to IC15 (TC15G008AP) for interface with the servo system.                                                                                              |  |
| 3       | K4           | R42 | MD2                                | 0   | L     | Outputs various mode data and kick data outputs to IC15 (TC15G008AP) for interface with the servo system.                                                                                              |  |
| 4       |              | R43 | MD3                                | 0   | L     | Outputs various mode data and kick data outputs to IC15 (TC15G008AP) for interface with the servo system.                                                                                              |  |
| 5       | R5           | R50 | MD4                                | 0   | L     | Data select signal output to IC15 (TC15G008AP). (The kick control data at $^{\prime\prime}\text{H}^{\prime\prime}$ level and the mode control data at $^{\prime\prime}\text{L}^{\prime\prime}$ level.) |  |
| 6       |              | R51 | SVCS                               | I/N | L     | Operation start/stop control signal to the servo control microprocessor IC12 (MB88201)                                                                                                                 |  |
| 7       |              | R52 | A2                                 | 0   | L     | Address data output to the external RAM IC14 (TC-5514P).                                                                                                                                               |  |
| 8       |              | R53 | A1                                 | 0   | L     | Address data output to the external RAM IC14 (TC-5514P).                                                                                                                                               |  |
| 9       | De           | R60 | AO                                 | 0   | Н     | Address data output to the external RAM IC14 (TC-5514P).                                                                                                                                               |  |
| 10      |              | R61 | A3                                 | 0   | Н     | Address data output to the external RAM IC14 (TC-5514P).                                                                                                                                               |  |
| 11      | no           | R62 | A4                                 | 0   | Н     | Address data output to the external RAM IC14 (TC-5514P).                                                                                                                                               |  |
| 12      |              | R63 | A5                                 | 0   | Н     | Address data output to the external RAM IC14 (TC-5514P)                                                                                                                                                |  |
| 13      |              | R70 | DO/QDAd                            | I/O | Н     | <ol> <li>Data input terminal of the subcode Q from IC8 (TC-9178), (T-6391).</li> <li>Data input/output terminal, with the external RAM IC14 (TC5514).</li> </ol>                                       |  |
| 14      | <b>P</b> 7   | R71 | D1/QDAC                            | 1/0 | н     | <ol> <li>Data input terminal of the subcode Q from IC8 (TC-9178), (T-6391).</li> <li>Data input/output terminal with the external RAM IC14 (TC5514).</li> </ol>                                        |  |
| 15      | 117          | R72 | D2/QDAb                            | I/O | Н     | <ol> <li>Data input terminal of the subcode Q from IC8 (TC-9178), (T-6391).</li> <li>Data input/output terminal with the external RAM IC14 (TC5514).</li> </ol>                                        |  |
| 16      |              | R73 | D3/QDAa                            | I/O | н     | <ol> <li>Data input terminal of the subcode Q from IC8 (TC-9178), (T-6391).</li> <li>Data input/output terminal with the external RAM IC14 (TC5514).</li> </ol>                                        |  |
| 17      |              | P10 | A6                                 | 0   | Н     | Address data to the external RAM IC14 (TC5514).                                                                                                                                                        |  |
| 18      | P1           | P11 | Α7                                 | 0   | Н     | Address data to the external RAM IC14 (TC5514).                                                                                                                                                        |  |
| 19      | r i          | P12 | A8                                 | 0   | Н     | Address data to the external RAM IC14 (TC5514).                                                                                                                                                        |  |
| 20      |              | P13 | A9                                 | 0   | н     | Address data to the external RAM IC14 (TC5514).                                                                                                                                                        |  |

Table 2-3-1A

UP-1100B/11


| Pin No. | Port | name | Signal<br>name  | IN/OUT          | Level | Function/operation                                                                                                                                                                                                 |
|---------|------|------|-----------------|-----------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 22      |      | P20  | R/W             | 0               | Н     | Read/write control signal to the external RAM IC14 (TC5514). (''H'' level in read mode and ''L'' level in write mode)                                                                                              |
| 23      | 00   | P21  | QDSE            | 0               | Н     | Data input select signal to R7 port. (Data from the external RAM IC14 (TC5514) at "H" level and the data input of the subcode Q from IC8 (TC-9178) at "L" level)                                                   |
| 24      | ΓZ   | P22  | QDAS            | 0               | ΨĽ    | CRC error check data and subcode Q data select signal. (Error data at ''L'' level and Q-data at ''H'' level)                                                                                                       |
| 25      |      | P23  | QDARD           | 0               | L     | A signal to read the subcode Q data from IC8 (TC-9178) in 4-bit units. (Data is updated at $''H''$ level. One cycle ends every 19 times.)                                                                          |
| 26      |      | коо  | CLS/RFG         | I               | *     | <ol> <li>Tray close signal input (''L'' level with the tray closed)</li> <li>Kick operation mode signal (''L'' level during the kick operation, and goes to ''H'' level after the kick operation ends.)</li> </ol> |
| 27      | KO   | K01  | OPN/DOK         | I               | *     | <ol> <li>Tray open signal (''L'' level with the tray opened)</li> <li>Disc existence judge signal (''L'' level when a disc exists.)</li> </ol>                                                                     |
| 28      | κυ   | K02  | SLT             | I               | *     | Pickup position detect signal input (''H'' level when the pickup is positioned in the program area and ''L'' level in the read-in area.)                                                                           |
| 29      |      | К03  | RFOK            | -               | *     | RF signal input (''L'' level when RF signal exists.)                                                                                                                                                               |
| 35      |      | R80  | IRQ             | 1/0             | Н     | Data transfer request signal from IC1 (TMP47C41N)<br>Usually ''H'' level and goes to ''L'' level when the request exists.                                                                                          |
| 36      | 50   | R81  | FSRH            | 0               | L     | Focus search signal (≒2 Hz)<br>Usually ''L'' level.                                                                                                                                                                |
| 37      | RB   | R82  | QDRE            | I               | Н     | A signal to enable reading the subcode Q data from IC8 (TC-9178).                                                                                                                                                  |
| 38      |      | R83  | TTAC            | I               | Н     | Kick end signal                                                                                                                                                                                                    |
| 39      |      | R90  | DAT21           | 1/0             | L     | <ol> <li>Serial data input from IC1 (TMP47C41N)</li> <li>A signal for controlling data transfer mode with IC1 (TMP47C41N). ("H" level in<br/>transmission mode from IC15 (TMP4740N) to IC1 (TMP47C41N))</li> </ol> |
| 40      | R9   | R91  | DAT12           | 1/0             | Н     | Serial data output to IC1 (TMP47C41N).                                                                                                                                                                             |
| 41      |      | R92  | scк             | 1/0             | н     | Serial data transfer synchronizing signal                                                                                                                                                                          |
| 21      |      |      | V <sub>ss</sub> | Power<br>supply |       | Power supply (0 V)                                                                                                                                                                                                 |
| 30      |      |      | TEST            | 1.              |       | Not used (Connected to V <sub>ss</sub> )                                                                                                                                                                           |
| 31      | _    |      | X <sub>IN</sub> | I               | —     | Oscillator connection terminal                                                                                                                                                                                     |
| 32      |      |      | Xout            | 0               |       | Oscillator connection terminal                                                                                                                                                                                     |
| 33      |      |      | RESET           | I               |       | Initialize signal input                                                                                                                                                                                            |



| Pin No. | Port | name | Signal<br>name  | IN/OUT          | Level | Function/operation  |
|---------|------|------|-----------------|-----------------|-------|---------------------|
| 34      |      | _    | ∨ <sub>hh</sub> | Power<br>supply |       | Power supply (+5 V) |
| 42      |      |      | V <sub>DD</sub> | Power<br>supply |       | Power supply (+5 V) |

Table 2-3-1A



#### 2-3-2 IC9 (TD6315P) PLL IC

IC9 (TD6315P), the PLL IC developed for CD system DAD player, consists of a digital phase comparator, a charge pump circuit, an active LPF and a data separation circuit.

The digital phase comparator detects the phase error between the clock pulse obtained from 4-division of the VCO output and the reference of the HF signal (EFMI) emitted from the data slicer. Then, from the charge pump circuit, up and down signals UO and DO are output as phase error data.

Pin connection diagram





Block diagram



Fig. 2-3-2B TD6315P Block diagram



#### Pin functions

| Pin No. | Symbol           | Description                                                                                                                                                                                                                                                                    | Remarks                                                  |
|---------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| 1       | INA +            | Positive input of built-in OP amp.<br>Forms the guard ring of INA – together with pin 3 (NC) fixed to approx. 1/2 $V_{ccp}$ voltage.                                                                                                                                           |                                                          |
| 2       | INA —            | Negative input of built-in OP amp.<br>The signal subject to resistance addition by charge pump circuit outputs UO and DO and<br>TC9178F pin TMO is input.                                                                                                                      |                                                          |
| 3       | NC               | Not used. This pin connected to pin INA+for giving isolation between pins INA- and OUTA.                                                                                                                                                                                       |                                                          |
| 4       | ουτα             | Output of built-in OP amp. Connected to pin INA – through capacitor C and resistor R, forms a lag lead type filter to control VCO.                                                                                                                                             |                                                          |
| 5       | V <sub>EEA</sub> | Negative voltage supply to analog circuit.                                                                                                                                                                                                                                     |                                                          |
| 6       | NC               | Not used. Connected to pin INA + for giving isolation between pin $V_{EEA}$ and each of output pins UO and DO.                                                                                                                                                                 |                                                          |
| 7       | υο               | Charge pump up signal output pin.<br>When signal PLCK obtained from 4-division of VCO frequency is phase delayed in rising<br>edge against signal EFMI input, its ''L'' output duration is prolonged to make VCO fre-<br>quency higher. In phase lock, ''L'' level = 1/2 PLCK. | High impedance state ex-<br>cept during ''L'' direction. |
| 8       | DO               | Charge pump down signal output pin. When signal PLCK obtained from 4-division of VCO frequency is phase advanced in rising edge against signal EFMI input, its "H" output duration is prolonged to make VCO frequency lower. In phase save, "H" level = 1/2 PLCK.              | High impedance state ex-<br>cept during ''H'' period     |
| 9       | VCOI             | Input pin of VCO output signal. The signal subject to AC coupling by a capacitor is input.                                                                                                                                                                                     |                                                          |
| 10      | GND              | GND pin for digital circuit                                                                                                                                                                                                                                                    |                                                          |
| 11      | G                | Input by which charge pump outputs UO and DO are made into high impedance.<br>When made ''L'', high impedance mode is entered to hold the VCO frequency.                                                                                                                       | TTL level                                                |
| 12      | PLCK             | Output of data separation clock pulse generated from EFMI input signal in PLL circuit. This output, obtained from 4-division of VCO frequency (17.3 MHz), is input to PLCK of C-MOS processor TC9178F.<br>The clock pulse is 4.32 MHz with duty ratio of 50.                   | C-MOS leve                                               |



| Pin No. | Symbol           | Description                                                                                                                         | Remarks     |
|---------|------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 13      | DOUT             | Signal EFMI output. This output, synchronized with the rising edge of signal PLCK, is input to pin EFMI of C-MOS processor TC9178F. | C-MOS level |
| 14      | EFMI             | Input for EFMI signal obtained by passing the RF signal regenerated from disc through data slicer.                                  | TTL level   |
| 15      | V <sub>CCD</sub> | Voltage supply to digital circuit.                                                                                                  |             |
| 16      | V <sub>CCA</sub> | Positive voltage supply pin to analog circuit.                                                                                      |             |

Table 2-3-2A

2-3-3 IC8 (TC9178F) E.F.M decoder Pin Description

**Pin connection** 



Fig. 2-3-3A

1100R/11

III P-



TC9178F Block diagram



Fig. 2-3-3B



#### **Pin functions**

| Pin No. | Symbol           | I/O | Waveform                                                                                                                   | Description                                                                                                                                                                               |                                                        | Remarks                                                               |
|---------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------------------------|
| 1       | NC               |     | _                                                                                                                          | Not connected                                                                                                                                                                             |                                                        |                                                                       |
| 2<br>3  | PCSA<br>PCSB     | 1   |                                                                                                                            | These inputs determines the phase compa<br>Phase comparison frequency = 7.35 kHz (                                                                                                        | ison frequency.<br>frame sync signal)/N                |                                                                       |
|         |                  |     |                                                                                                                            | PCSA PCSB N                                                                                                                                                                               | fc (Hz)                                                |                                                                       |
|         |                  |     |                                                                                                                            |                                                                                                                                                                                           | 1225                                                   |                                                                       |
|         |                  |     |                                                                                                                            | H L 8                                                                                                                                                                                     | 918.75                                                 |                                                                       |
|         |                  |     |                                                                                                                            | L H 17                                                                                                                                                                                    | 612.5                                                  |                                                                       |
|         |                  |     |                                                                                                                            | H H 16                                                                                                                                                                                    | 459.375                                                |                                                                       |
| 4       | DIV +            | 1   | $ \begin{array}{c}       5 V \\       0.5 \mu S \\       0 V \\       (Appears only at low disc rotation.)   \end{array} $ | nput for setting reference frequency division<br>generation circuit for CLV servo control.<br>nput as buffer memory status signal from To<br>n addition, the varying amount is selectable | coefficient in APC signal<br>C9179F (IC6).<br>by DIVC. | Connected to each of<br>TC9179F DIV+ (pin<br>65) and DIV- (pin<br>64) |
|         |                  |     | 5 V                                                                                                                        | DIV + DIV - DIVC quency divisio<br>coefficient                                                                                                                                            | n Disc motor<br>speed                                  |                                                                       |
| 5       |                  |     |                                                                                                                            | L L * 1/288                                                                                                                                                                               |                                                        |                                                                       |
|         |                  | '   | (Appears only at                                                                                                           | H L L 1/287.5                                                                                                                                                                             | Higher                                                 |                                                                       |
|         |                  |     | high disc rotation.)                                                                                                       | H L H 1/287                                                                                                                                                                               | Higher                                                 |                                                                       |
|         | I                |     |                                                                                                                            | L H L 1/288.5                                                                                                                                                                             | Lower                                                  |                                                                       |
|         |                  |     |                                                                                                                            | L H H 1/289                                                                                                                                                                               | Lower                                                  |                                                                       |
| 6       | DIVC             |     | 1                                                                                                                          | H H * 1/288                                                                                                                                                                               |                                                        |                                                                       |
|         |                  |     |                                                                                                                            | * Don't care                                                                                                                                                                              |                                                        |                                                                       |
| 7       | C21K             | 1   | 5 V<br>0.2 μS<br>0 V                                                                                                       | 2.1168 MHz input. This signal, the cloc<br>1-division of X'tal OSC frequency 8.467<br>CC9179F (IC6). Its duty ratio is 50.                                                                | k pulse obtained from<br>2 MHz, is input from          | Connected to CK2M<br>(pin 56) of TC9179F<br>(IC6)                     |
| 8~10    | TES-1 ~<br>TES-3 | I   |                                                                                                                            | Fest inputs, which operates normally at ''H'                                                                                                                                              | or open state.                                         | Pullup resistor incor-<br>porated                                     |
| 11      | NC               |     |                                                                                                                            | Not connected.                                                                                                                                                                            |                                                        |                                                                       |
| 12      | EMPH             | 0   |                                                                                                                            | Dutput for emphasis presence/absence jud<br>control bit of sub-code signal Q.<br>'H'' = de-emphasis ON                                                                                    | gement represented by                                  |                                                                       |



| Pin No. | Symbol | I/O | Waveform                                                                                   |                                                                                                                                                                         | Desc                                                                                                                                                | ription                                                                                                                                     |                                                                                                                                                                                                                                      |                                        | Remarks |
|---------|--------|-----|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|---------|
| 13      | 2/4S   | 0   | _                                                                                          | Output for CH 2/CH<br>of sub-code signal (<br>''L'' = CH 2, ''H''                                                                                                       | l 4 selection ju<br>Q.<br>= CH 4                                                                                                                    | dgement re                                                                                                                                  | presented by control b                                                                                                                                                                                                               | bit                                    |         |
| 14      | FG IN  | 1   | 5 V<br>10 mS<br>0 V<br>(4 pulses/disc ro-<br>tation)<br>Near disc center<br>Near disc edge | Input for FG pulse fr<br>1 or 4 pulse per eac<br>the motor within the<br>Disc motor spe<br>(rpm)<br>-175<br>175-740<br>740-                                             | rom disc moto<br>ch rotation of d<br>e range of 170<br>Ped A<br>Fixed to<br>Normal<br>Fixed to                                                      | AFCO                                                                                                                                        | APCO<br>Fixed to 50% duty<br>cycle output<br>Normal operation<br>Fixed to 50% duty<br>cycle output                                                                                                                                   | of                                     |         |
| 15      | 4/1    | I   |                                                                                            | FG IN pulse setting.<br>set.<br>4/1<br>''H'' le                                                                                                                         | . Either of 1 o<br>vel                                                                                                                              | r 4 pulse pe<br>FG p<br>disc                                                                                                                | er each rotation can b<br>pulse per each<br>motor rotation<br>1<br>4                                                                                                                                                                 | De                                     |         |
| 16      | OVRG   | I   | At start                                                                                   | 5 V<br>0 V<br>pplication begins.                                                                                                                                        | Pin to select<br>control is per<br>''H'' - FG IN                                                                                                    | whether or<br>formed by f<br>input valid                                                                                                    | not disc motor rotatio<br>-G IN input.                                                                                                                                                                                               | 'n                                     |         |
| 17      | APCG   | I   | "Н"                                                                                        | ON/OFF selection ir<br>trol.<br>''L'' (generator OFF                                                                                                                    | <ul> <li>APC output of APC si</li> <li>APC output that is dut the internative quency guphase diff frequency parison w</li> <li>OFF to ON</li> </ul> | gnal genera<br>ut is fixed to<br>y ratio of 50<br>al phase co<br>eneration so<br>erence ''0'<br>, the start<br>hen the ger<br>N is set to p | ator for CLV servo cor<br>o phase difference ''0<br>O. At the same time, a<br>mparison reference fre<br>ection is arranged int<br>' against the controlle<br>point of phase com<br>nerator is changed fror<br>hase difference ''0''. | n-<br>,,,<br>e-<br>to<br>ed<br>n-<br>m |         |
| 18      | DMLD   | 0   | 5 V<br>0 V<br>START †<br>Lock                                                              | Disc motor lock deter<br>vo control.<br>Detects the frequent<br>is within $\pm 5\%$ devi-<br>deviation, it is reset<br>When set, this flip-fli-<br>to pin APCG, is used | ection output o<br>cy of the frame<br>ation, it is set.<br>. This output s<br>op output beco<br>d for control o                                     | of AFC signa<br>e sync signa<br>When the<br>signal is the<br>omes ''H''.<br>f APC block                                                     | l generator for CLV ser<br>al. When the frequenc<br>frequency is over ± 1<br>e flip-flop output signa<br>This output, connecte                                                                                                       | r-<br>>y<br>0<br>II.                   |         |

# DP-1100B/II

| Pin No. | Symbol                               | I/O | Waveform            | Description                                                                                                                                                                                                                                                           | Remarks       |
|---------|--------------------------------------|-----|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 19      | APCO                                 | 0   | 5 V<br>50 μS<br>0 V | APC signal output for CLV servo control.<br>The output is a PWM (Pulse Width Modulation) wave with resolution<br>= 8 bits, carrier frequency = 8.27 kHz and linear output range = 8<br>$\pi/9$ .                                                                      |               |
| 20      | AFCO                                 | 0   | 5 V<br>50 μS<br>0 V | AFC signal output for CLV servo control.<br>The output is a PWM wave with resolution = 8 bits, carrier frequen-<br>cy = 8.27 kHz and linear output range = $\pm 10\%$ .                                                                                               |               |
| 21      | P/S                                  | I   | "Н"                 | CLV servo control signal ON/OFF input. At play, this pin is set to "H" and, at stop, to "L". This input signal is given the highest priority in the CLV servo control system. When this pin is "L", AFC output is fixed to "L", and APC output gets duty ratio of 50. | _             |
| 22      | SCSE                                 | I   |                     | Data selection input for 4 outputs of sub-code signal SCT/T - S/W<br>[''L'' level: Data of 4 bits, P, Q, R and S is output.]<br>''H'' level: Data of 4 bits T, U, V and W is output.                                                                                  |               |
| 23-26   | SC P/T<br>SC Q/U<br>SC R/V<br>SC S/W | 0   | _                   | 8-bit data output of sub-code signal P, Q, R, S, T, U, V, W. This signal is the data of each frame. Here, 4-bit data is output by signal SCSE as required. Data selection of each frame is performed in syn-<br>chronization with the rising edge of signal PFCK.     | Not connected |
| 27      | $V_{DD}$                             | -   | -                   | Voltage supply pin.                                                                                                                                                                                                                                                   |               |
| 28      | V <sub>ss</sub>                      |     |                     | GND pin                                                                                                                                                                                                                                                               |               |
| 29      | S <sub>0</sub> S <sub>1</sub>        | 0   | -                   | When sub-code signal pattern SO or S1 is detected, this output becomes ''H'' for that input frame period.                                                                                                                                                             | Not connected |
| 30      | SCPD                                 | 0   |                     | Output to indicate the date contents of sub-code signal P. Data ob-<br>tained when the data of each frame is checked in units of 5 frames by<br>the sub-code signal P detection section is output.                                                                    | Not connected |
| 31      | PFCK                                 | 0   | _                   | The frame period output with duty ratio of 50.<br>The sub-code data is switched in synchronization with the falling<br>edge of this output.                                                                                                                           | Not connected |

Table 2-3-3A

# DP-1100B/II 2. IC OPERATION OF EACH CIRCUIT AND PIN DESCRIPTION

| Pin No. | Symbol | I/O | Waveform                                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                        | Remarks |
|---------|--------|-----|--------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 32      | QDSS   | -   | "H"                                                                | Input for sub-code sync pattern detection mode selection, demodulating sub-code signal Q.                                                                                                                                                                                                                                                                                                                                          |         |
| 33      | QDRD   | l   | QDRD<br>5 V<br>5mS<br>0 V<br>QDRE 13 mS                            | Input used in reading the sub-code signal Q data inside internal memory in units of 4 bits via outputs QDA-a to QDA-d. When signal QDRD becomes ''H'', the next 4-bit data is set to pins QDA-a to QDA-d after an arbitrary period from that pulse edge.                                                                                                                                                                           |         |
| 36      | QDRE   | 0   | 5 V<br>5 mS<br>0 V<br>113 mS<br>5 V<br>5 mV<br>0 V<br>13 mS<br>0 V | Enable signal output reading sub-code signal Q. When error judge-<br>ment of 80-bit input sub-code signal Q data is completed, those 4-bit<br>data of MSB side are set to pin QDA-a to QAD-d, and output QDRE<br>becomes "H".<br>When 20 pulses are input to QDRD or when data Q in the next block<br>is written before the data written in internal RAM is read out, output<br>QDRE becomes "L" so that data reading is disabled. |         |
| 37      | QDAS   | I   | With block error                                                   | Data selection input for sub-code signal Q data outputs QAD-a to<br>QAD-d. For easier interface with the microprocessor, this input determines output data at QDA-a to b, QDRE and QDE ports.QDASPortQDAaQDAbQDAcQDAdLQDREQDEaQDEbLHQDAaQDAbQDAcQDAd                                                                                                                                                                               |         |
| 34, 35  | NC     |     | Not connected.                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                    |         |
| 38      | QDA-d  |     | 5 V<br>20 mS<br>0 V                                                | The 80-bit sub-code signal Q data, the block error judgement result of the sub-code signal Q data output or signal QDRE, is output according to the "L" or "H" setting of QDAS. For data transfer to the                                                                                                                                                                                                                           |         |
| 39      | QDA-c  |     | 5 V<br>20 mS<br>0 V                                                | microprocessor, QDAS is made "L" first, then the error judgement<br>result of data Q is transferred and signal QDRD is input with QDAS "L".<br>Thus, data Q is transferred in units of 4 bits as required.<br>In addition, QDA-a to QDA-d are 3-state outputs, where selection bet-<br>ween output mode and high-impedance mode is made by "L" or "H"<br>of QDSE.                                                                  |         |
| 40      | QDA-b  |     | 5 V<br>20 mS<br>0 V                                                | QDEa     QDEb     Result of judgement     Output data processing       H     H     No error     Direct output       L     H     1-bit error of CRCC     Direct output                                                                                                                                                                                                                                                              |         |
| 41      | QDA-a  |     | (Example of wave-<br>form)                                         | H     L     1-bit error of data Q     1-bit correction output       L     L     Error of 2 bits or more     Direct output                                                                                                                                                                                                                                                                                                          |         |

# DP-1100B/II

| Pin No. | Symbol | I/O | Waveform |                                                                                                       | Description                                                                                                                               |                                                                                                       | Remarks |
|---------|--------|-----|----------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------|
| 42      | WSEG   | I   |          | Window selection<br>of EFM signal is<br>given as the sync<br>WSEG<br>L<br>H                           | n of gate signal which, when<br>detected, determines wheth<br>signal for the internal syste<br>Gate signal window (num)<br>±3<br>±7       | n the frame sync pattern<br>her or not this pattern is<br>em.<br>Der of clocks PLCK)                  |         |
| 43      | TMWS   | I   | _        | Selects the numb<br>signal which is in<br>TMWS<br>L<br>H                                              | per of Tmax = N (PLCK) in<br>put from pin EFM2.<br>N (PLCK)<br>$11 \pm 1$<br>$11 \pm 0.5$                                                 | detection of T <sub>max</sub> of EFM                                                                  |         |
| 44      | FSGM   |     |          | When no frame<br>frame sync separ<br>system synchroni<br>without the wind<br>These two inputs<br>FSGL | sync pattern is detected w<br>ation protection gate signal<br>ization is made by the next i<br>ow.<br>are used in selection of nu<br>FSGM | ithin the window of the<br>in N continuous frames,<br>nput frame sync pattern<br>mber N.<br>N (frame) |         |
|         |        | I   | _        | L                                                                                                     | L                                                                                                                                         | 12                                                                                                    |         |
|         |        |     |          | Н                                                                                                     | L                                                                                                                                         | 8                                                                                                     |         |
| 45      | FSGL   |     |          | L                                                                                                     | Н                                                                                                                                         | 4                                                                                                     |         |
|         |        |     |          | Н                                                                                                     | Н                                                                                                                                         | 2                                                                                                     |         |
| 46      | TMGS   | 1   |          | To prevent faulty<br>continues N time<br>TMGS<br>L<br>H                                               | T <sub>max</sub> detection, data is val<br>s. This number N is determ<br>N<br>7<br>4                                                      | id only when data Tmax<br>ined by the input.                                                          |         |
| 47      | NC     |     | _        | Not connected.                                                                                        |                                                                                                                                           |                                                                                                       |         |



| Pin No. | Symbol | I/O | Waveform                                                                   | Descrip                                                                                                                                                                                                       | tion                                                                                                                                                       | Remarks |
|---------|--------|-----|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|         |        |     |                                                                            | The frequency data obtained from<br>which is input from EFM2 is output<br>comparison between signal PLCK an<br>as the frequency status for the PLL of<br>When P/S signal is ''L'' (stop mode)<br>ed to ''H''. | n Tmax detection of EFM signal<br>in one of 3 states as the result of<br>nd Tmax. This output can be used<br>circuit.<br>, output TMO is compulsorily fix- |         |
| 48      | ТМО    | 0   | ''DC 2.5 V''<br>∼3.0 V                                                     | EFM signal frequency status                                                                                                                                                                                   | ТМО                                                                                                                                                        |         |
|         |        |     |                                                                            | fTmax>fPLCK                                                                                                                                                                                                   | L                                                                                                                                                          |         |
|         |        |     |                                                                            | f Tmax≒ f PLCK                                                                                                                                                                                                | High impedance                                                                                                                                             |         |
|         |        |     |                                                                            | fTmax>fPLCK                                                                                                                                                                                                   | Н                                                                                                                                                          |         |
|         |        |     |                                                                            |                                                                                                                                                                                                               |                                                                                                                                                            |         |
| 49      | QDSE   |     | "H"                                                                        | Input of ''H'' compulsorily makes ou<br>impedance state. This input enables<br>input ports.                                                                                                                   | utputs QDA-a to QDA-d into high<br>a effective use of microprocessor                                                                                       |         |
| 50      | TMOR   | I   | This appears when<br>no synchronization<br>is obtained over<br>some frames | Input of ''L'' compulsorily makes o<br>state. Normally, it is connected to F                                                                                                                                  | utput TMO into high impedance<br>FSPS or FSLO.                                                                                                             |         |
| 51      | FSPS   | 0   | 20 mS<br>5 V<br>0 V                                                        | Output to indicate the system sync<br>Becomes ''H'' when no sync patter<br>gate signal in N continuous frames<br>FSGM.                                                                                        | state on the frame sync pattern.<br>n is given within the window of<br>on selection by input FSGL or                                                       |         |
| 52      | EFM2   | 1   | 5 V<br>0.2 µS<br>0 V                                                       | Input of EFM signal regenerated from<br>slicing the signal from the RF amp b<br>input (asynchronous to signal PLCK)                                                                                           | om disc. The signal obtained by<br>y the level comparator is directly                                                                                      |         |
| 53      | EFM1   | I   | 4.2 V<br>0.2 µS<br>0.4 V<br>0 V                                            | Input for EFM signal regenerated fr<br>signal EFM2, this signal is synchroniz<br>phase-locked in the PLL circuit.                                                                                             | rom disc. Differently from input<br>zed to falling edge of signal PLCK                                                                                     |         |
| 54      | PLCK   | I   | 4.4 V<br>0.2 µS<br>0 V                                                     | Clock pulse input for frame sync se<br>external PLL circuit based on HF sig<br>Clock pulse signal is locked to 4.32                                                                                           | paration. This signal is fed from<br>gnal reproduced from disc. This<br>MHz and have duty ratio of 50.                                                     |         |

# DP-1100B/11

### 2. IC OPERATION OF EACH CIRCUIT AND PIN DESCRIPTION

| Pin No.        | Symbol        | I/O | Waveform                     | Description                                                                                                                                                                                                                                                                                                               | Remarks                                                              |
|----------------|---------------|-----|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| 55             | FSLO          | 0   | 5 V<br>2 mS<br>0 V           | When each system is in synchronization by the frame sync pattern,<br>and when that input pattern is completely synchronized with the<br>frame sync pattern in internal frame counter (the frame synchroniza-<br>tion necessarily has 588 pulses PLCK), "L" is output during the<br>frame period.                          | Not connected                                                        |
| 56             | PBFS          | 0   | 5 V<br>50 μS<br>140 μS       | When ''H'' is output with a frame sync signal, demodulation data $U_0$ to $U_{31}$ are transferred to TC9179 (IC6). If ''H'' which acts as an enable flag, symbol data $U_0$ to $U_{31}$ transfer will be possible by MWRE.                                                                                               | * Note<br>Connected to PBFS<br>(pin 2) of TC9179F<br>(IC6)           |
| 57~60<br>62~65 | DBOO-<br>DB07 | 0   | 5 V<br>0.2 μS<br>0 V         | Outputs for demodulation data $U_0$ to $U_{31}$ in each frame. These are 3-state outputs. When pin BOEN is ''L'', data is output. DB00 (LSB) to DB07 (MSB)                                                                                                                                                                | * Note<br>Connected to I/O 0 - 7<br>(pins 19-26) of<br>TC9179F (IC6) |
| 66             | BOEN          | 1   | 5 V<br>1 μS<br>0 V<br>3.8 μS | Input for enable signal which turns ON the DBOO to BD07 bus driver.                                                                                                                                                                                                                                                       | * Note<br>Connected to BOEN<br>(pin 4) of TC9179F<br>(IC6)           |
| 67             | MWRE          | 0   | 5 V<br>1 μS<br>0 V<br>3 μS   | Output for the enable signal which makes memory write enable.<br>Becomes "L" at the timing at which data is set to the DBOO to DBO7<br>data transfer register. When pin BOEN is "H" and it becomes "L"<br>when pin MWRE becomes "H".<br>After signal PBFS becomes "H", it emits 32 outputs every 17 clock<br>pulses PLCK. | DB00                                                                 |

Table 2-3-3A

\* Note Data are set to register and MWRE is changed to ''L'' from ''H''. This means data are ready to be written into the external RAM. In this condition, BOEN (''L'' active) from TC9179F turns bus driver on for 8-bit data DB00 to DB07 transfer. At the same time of DB00 to DB07 data transfer, PBFS signal is sent to TC9179AF as a frame sync signal. When PBFS is ''H'', U<sub>0</sub> to U<sub>31</sub> is output.



Fig. 2-3-3C EFM demodulation timing diagram



2-3-4 IC6 (TC9179F) Error correction

**Pin connection** 



Fig. 2-3-4A

# DP-1100B/II

## 2. IC OPERATION OF EACH CIRCUIT AND PIN DESCRIPTION

Block diagram



Fig. 2-3-4B TC9179F Block diagram



**Pin functions** 

| Pin No.       | Symbol             | I/O | Waveform                        | Description                                                                                                                                                          | Remarks                                           |
|---------------|--------------------|-----|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| 27, 61        | V <sub>DD</sub>    | _   |                                 | Voltage supply pin                                                                                                                                                   |                                                   |
| 28, 62,<br>67 | V <sub>ss</sub>    |     | ۱<br>                           | GND pin                                                                                                                                                              |                                                   |
| 2             | PBFS               | J   | _                               | Frame sync input. The symbol data period signal of each frame sent from TC9178F (IC8) is input.                                                                      | Connected to PBFS<br>(pin 56) of TC9178F<br>(IC8) |
| 3             | MWRE               | ļ   | _                               | Memory write request input which accepts MWRE signal from<br>TC9178F (IC8)                                                                                           | Connected to MWRE<br>(pin 67) of TC9178F<br>(IC8) |
| 4             | BOEN               | 0   | _                               | Output enable. When signal MWRE from TC9178F (IC8) can be accepted, the control signal to release symbol data output DB00 to DB07 from Hi-impedance state is output. | Connected to BUSE<br>(pin 66) of TC9178F<br>(IC8) |
| 5~14,<br>18   | AD0 ~ AD9,<br>AD10 | 0   | 5 V<br>0.2 μS<br>0 V            | External RAM address data output. Connected to address data input of external RAM.                                                                                   |                                                   |
| 15            | R/W                | 0   | 5 V<br>0.2 μS<br>0 V            | Read/write signal output to external RAM. Connected to R/W input of external RAM.<br>"'L'' = Read, "H'' = Write                                                      |                                                   |
| 16            | CE2                | 0   |                                 | Chip enable 2 signal is output when external RAM is read or written.<br>Connected to CE2 input of external RAM.                                                      | Not connected                                     |
| 17            | CE1                | 0   | 5 V<br>0.5 μS<br>0 V<br>0.48 μS | Chip enable 1 signal is output when external RAM is read or written.<br>Connected to CE1 input of external RAM.                                                      |                                                   |
| 19~26         | 1/0-7 ~<br>1/0-0   | 1/0 | 5 V<br>0.2 μS<br>0 V            | Data bus line connected to I/O-0 to 7 of external RAM and DB04<br>-DB07.                                                                                             |                                                   |

# DP-1100B/II

| Pin No. | Symbol                | 1/0 | Waveform | Description                                                                                                                                                                                                                               | Remarks                                        |
|---------|-----------------------|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|
| 29      | ALGC                  | I   | _        | Process selection input of C2 correction section. Selects the process algorithm for the frame in which detection of error symbol is not possible in C2 correction section. It is "L" in normal operation.                                 | Connect to system<br>GND.<br>(Normal position) |
| 30~33   | <u>AT-0</u> ~<br>AT-3 | 1/0 | _        | Digital attenuator I/O controlled by signal WDCK<br>WDCK=''L'', outputs internal digital attenuator level<br>WDCK=''H'', reads external control data for digital attenuator.<br>(AT-3 is not connected.)                                  |                                                |
| 34      | MUT-1                 | I   |          | Muting control input of the automatic control section of the internal digital attenuator.<br>At ''L'', attenuation amount increases (finally, it becomes digital ''O''). At ''H'', attenuation amount decreases (it shifts to 0 dB side). |                                                |
| 35      | MUT-01                | 0   | _        | Muting 1 output. Outputs an ''L'' signal when burst error over 64 frames or buffer-over of jitter absorption memory is detected.                                                                                                          |                                                |
| 36      | MUT-02                | 0   | _        | Muting 2 output. Outputs an ''L'' signal when deinterleave error is detected over 3 continuous frames.                                                                                                                                    |                                                |
| 37      | P/S SE                | ŀ   | _        | Output data parallel/serial selection input.<br>''L'' = parallel output, <u>(''H'' = serial output.</u>                                                                                                                                   |                                                |
| 38      | DA-0                  | 0   | _        | P/S SE = ''L''     P/S SE = ''H''       Outputs LSB of 8-bit data.     Outputs serial data from LSB.                                                                                                                                      | Not connected                                  |
| 39      | DA-1                  | 0   | _        | P/S SE=''L''P/S SE=''H''Outputs the second bit from<br>LSB of 8-bit data.Outputs correction flag of 8<br>bits of MSB side.                                                                                                                | Not connected                                  |
| 40      | DA-2                  | 0   | _        | P/S SE = ''L''P/S SE = ''H''Outputs the third bit from LSB<br>of 8-bit data.Outputs correction flag of 8<br>bits of LSB side.                                                                                                             | Not connected                                  |



| Pin No. | Symbol | I/O | Waveform             | Description                                                                                                                                                                                                               | Remarks       |
|---------|--------|-----|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 41, 42  | NC     | _   | _                    | Not connected.                                                                                                                                                                                                            |               |
| 43      | DA-3   | 0   | _                    | $\overline{P/S SE} = ''L''$ $\overline{P/S SE} = ''H''$ Outputs the fourth bit from LSB<br>of 8-bit data.Outputs a ''H'' signal when<br>correction flag of LSB side is<br>set side with level of MSB side<br>at $-30$ dB. | Not connected |
| 44      | DA-4   | 0   |                      | P/S SE = ''L''       P/S SE = ''H''         Outputs the fifth bit from LSB of 8-bit data.       1 MCK output.         Outputs the clock signal (1.058 MHz) obtained from 2-division of signal CK2M.                       | Not connected |
| 45      | DA-5   | 0   | _                    | P/S SE = ''L''     P/S SE = ''H''       Outputs the sixth bit from LSB of 8-bit data.     APL output. Outputs R-channel aperture signal.                                                                                  | Not connected |
| 46      | DA-6   | 0   | _                    | P/S SE = ''L''     P/S SE = ''H''       Outputs the seventh bit from LSB of 8-bit data.     APL output.       Outputs L-channel aperture signal.                                                                          | Not connected |
| 47      | DA-7   | 0   | 5 V<br>0.5 μS<br>0 V | P/S SE = ''L''     P/S SE = ''H''       Outputs MSB of 8-bit data.     Outputs music data in serial from MSB.                                                                                                             |               |
| 48      | ВСК    | 0   | 5 V<br>0.2 μS<br>0 V | Bit clock pulse is output when serial data is output. Thus, serial data is<br>output in synchronization with the rising edge of this clock pulse (1.4<br>MHz).                                                            |               |

# DP-1100B/11

| Pin No. | Symbol | I/O | Waveform                           | Description                                                                                                                                                                                        | Remarks                                          |
|---------|--------|-----|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
| 49      | MLCK   | 0   |                                    | MSB/LSB clock pulse output. Outputs the clock signal (176.4 kHz) obtained from 8-division of signal BCK, which is used as a set clock pulse when 8-bit parallel data is output.                    | Not connected                                    |
| 50      | WDCK   | 0   | 5 V<br>5 μS<br>0 V                 | Word clock pulse output. Outputs the clock signal (88.2 kHz) obtain-<br>ed from 16-division of signal BCK, which indicates the output period<br>of one word.                                       |                                                  |
| 51      | L/RG   | 0   | 5 V<br>5 μS<br>0 V                 | Sampling frequency output. Outputs the clock signal (44.1 kHz) ob-<br>tained from 2-division of signal WDCK, which indicates the data out-<br>put channel.<br>"'L'' = L channel, "H'' = R channel. |                                                  |
| 52      | X-0    | 0   | 4.26 V<br>(X-1)<br>5 V<br>(X-0)    | X'tal OSC connection pins. X'tal OSC is connected to generate the<br>clock signal required in the system.                                                                                          |                                                  |
| 53      | X-1    | 1   | 0.05 μS                            | (Feedback resistance and amp incorporated)<br>X'tal OSC frequency = 8.4672 MHz                                                                                                                     |                                                  |
| 54      | CKSE   |     | _                                  | Selection pin which informs X'tal OSC frequency.<br>(Pullup resistance incorporated)<br>(''H'' or open = 8.4672 MHz,<br>''L'' = 4.2336 MHz                                                         |                                                  |
| 55      | CK4M   | 0   | 5 V<br>0.2 μS<br>0 V               | 4 MHz clock pulse output. Outputs 4.2336 MHz, which is also used as the clock signal for microprocessor.                                                                                           |                                                  |
| 56      | CK2M   | 0   | 5 V<br>0.2 μS<br>0 V               | 2 MHz clock pulse output. Outputs 2.1162 MHz, which is used as the clock signal for TC9178F (IC8).                                                                                                 | Connected to C21K<br>(pin 7) of TC9178F<br>(IC8) |
| 57      | TES1   |     |                                    | Test pins (pullup resistance incorporated)                                                                                                                                                         |                                                  |
| 58      | TES2   |     |                                    | In normal operation, it is "H" or open.                                                                                                                                                            |                                                  |
| 59      | COFS   | Ο   | 5 V<br>50 μS<br>0 V<br>44 μS 90 μS | Frame period signal output. Outputs corrected frame period signal.                                                                                                                                 |                                                  |



| Pin No. | Symbol | I/O | Waveform                       | Description                                                                                                                                                                                                                                                               | Remarks                                           |
|---------|--------|-----|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| 60      | DSLP   | 0   | 5 V<br>50 µS<br>0 V            | Data status signal output. (Error information signal output)                                                                                                                                                                                                              |                                                   |
| 63      | DAST   | 0   | 5 V<br>50 μS<br>0 V<br>138 μS  | Data status signal output. (Error information signal output)                                                                                                                                                                                                              |                                                   |
| 64      | DIV —  | 0   | 5 V<br>0.5 mS<br>0 V<br>138 μS | Buffer memory status output.<br>Outputs an "H" signal when the jitter absorption buffer memory<br>enters range of $+2$ or $+3$ frames in its capacity of $\pm 4$ frames.<br>This output is connected to pin DIV- of TC9178F (IC8) to lower the<br>disc motor revolution.  | Connected to DIV –<br>(pin 5) of TC9178F<br>(IC8) |
| 65      | DIV +  | 0   | 5 V<br>0.5 mS<br>0 V<br>138 μS | Buffer memory status output.<br>Outputs an "H" signal when the jitter absorption buffer memory<br>enters range of $-2$ or $-3$ frames in its capacity of $\pm 4$ frames.<br>This output is connected to pin DIV + of TC9178F (IC8) to raise the<br>disc motor revolution. | Connected to DIV+<br>(pin 4) of TC9178F<br>(IC8)  |
| 66      | BUSE   | I   |                                | Buffer selection input pin.<br>Selects the output condition of DIV $-/$ DIV $+$ .<br>At ''H'', Div $\pm$ output are made when the buffer memory enters<br>range of $\pm 2$ frames. At ''L'', Div $\pm$ output are made when it enters<br>range of $\pm 3$ frames.         |                                                   |

Table 2-3-4A

#### 2-3-5 IC12 (MB88201-115K) SVC mircoprocessor



#### Block diagram



#### **Pin functions**

| Pin No. | Port name | Signal<br>name    | I/O             | Initial value | Description                                                                                                                                                                                                                                                                                          |
|---------|-----------|-------------------|-----------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9       | RO        | SVC (A)           | 0               |               | Output for focus offset amount control data to Q102 (SVC circuit) bit 0                                                                                                                                                                                                                              |
| 10      | R1        | SVC (B)           | 0               |               | Output for focus offset amount control data to Q102 (SVC circuit) bit 1                                                                                                                                                                                                                              |
| 11      | R2        | SVC (C)           | 0               | 0             | Output for focus offset amount control data to Q102 (SVC circuit) bit 2                                                                                                                                                                                                                              |
| 12      | R3        | OF <sub>INH</sub> | 0               |               | Output for focus offset amount control data to Q102 (SVC circuit) bit 3                                                                                                                                                                                                                              |
| 13      | R4        | TEP               | I               | 1             | Input for focus offset amount 1-level shift request signal.<br>During execution of kick operation, becomes ''L'' to perform 1-level shift.                                                                                                                                                           |
| 14      | R5        | RFES              | I               | 1             | Input for SVC operation (counting the number of errors) halts request signal.<br>When track jump occurs, becomes ''H''. After that, stops operation for 1.2 msec.                                                                                                                                    |
| 1       | R6        | CIER              | I               | 1             | Input for block error signal from IC11.<br>When block error occurs, becomes ''H''.                                                                                                                                                                                                                   |
| 2       | R7        | COFS              | I               | 1             | Input for corrected frame period signal (7.35 kHz square wave) from IC6.<br>At the point when it becomes ''H'' signal CIER is judged.                                                                                                                                                                |
| 3       | R8        | EOF               | 0               | 1             | Output for focus offset amount control data to Q102<br>(TC4051BP) Not used. bit 1                                                                                                                                                                                                                    |
| 4       | R9        | EOF <sub>4</sub>  | 0               | 1             | Not used. Grounded.                                                                                                                                                                                                                                                                                  |
| 5       | R10       | STAT              | 1/0             | 1             | SVC operation start/stop control, which is connected to IC15 (TMP4740N).<br>When a ''H'' signal is input, operation starts, while when a ''L'' signal is input, operation<br>stops. In addition, when offset amount adjustment is complete, it output a ''L'' signal<br>with a duration of 3.4 msec. |
| 6       | R11       | EXSEL             | 1               | 1             | Not used. Grounded.                                                                                                                                                                                                                                                                                  |
| 7       |           | CK2M              | 1               |               | Clock pulse input.                                                                                                                                                                                                                                                                                   |
| 8       |           | Vss               |                 | _             | GND pin                                                                                                                                                                                                                                                                                              |
| 15      |           | RESET             | I               | _             | Initialize signal input.                                                                                                                                                                                                                                                                             |
| 16      |           |                   | Power<br>supply |               | Power supply (+5 V) pin.                                                                                                                                                                                                                                                                             |



#### Operation of IC12 (MB88201)

IC12 (MB88201) is the CPU to control focus offset amount against temperature change, etc. (This control operation is termed SVC operation for short.)

Focus offset amount is controlled by control of bilateral switch Q102 (TC4051BP) through SVC (A)  $\cong$  SVC (C) and OF<sub>INH</sub>. The following table shows the relationship between each ports and offset level.

| Ports<br>Level | OF <sub>INH</sub> | SVC (A) | SVC (B) | SVC (C) | Remarks                     |
|----------------|-------------------|---------|---------|---------|-----------------------------|
| 2              | 0                 | 0       | 1       | 0       |                             |
| 1              | 0                 | 1       | 0       | 0       |                             |
| 0              | 0                 | 0       | 0       | 0       | Initial select offset level |
| 7              | 0                 | 1       | 1       | 1       |                             |
| 6              | 0                 | 0       | 1       | 1       |                             |
| 5              | 0                 | 1       | 0       | 1       |                             |
| 4              | 0                 | 0       | 0       | 1       |                             |
| 3              | 0                 | 1       | 1       | 0       |                             |
| INH            | 1                 | ×       | ×       | ×       |                             |



x: Don't care

As shown in the table, the offset level can be set to 8 levels. The offset level is determined by the amount of NFB to the focus error amp Q103, i.e. the value of resistor is changed by bilateral switch controlled by SVC (A) to (C),  $OF_{INH}$ . The following outlines the focus offset amount adjustment procedure.

Fig. 2-3-5C shows that, starting from the initial offset level, counting of number of block errors executed from level 0. The offset level is stepped down one by one till the count exceeds 2000 (in this case N = A > 2000 at level 3). From the level of which the count exceeded 2000, the offset level is stepped up 3 levels (in this case to level 6: N = B) for enough clearance margin for block error numbers. This level is maintained till the end of playback unless the disc is changed or stopped.

For counting of the number of block errors, the number of times by which block error signal CIER from IC11 (TC4094BP) generated in synchronization with correction frame period signal COFS (7.35 kHz square wave) from IC6 (TC9179F) becomes "H" is counted.

Measurement of the number of block errors at each offset level is done by 256 x 6 samples (rising edges of signal COFS). Normally, this measurement is completed in approx. 0.2 sec. In addition, when signal RFES becomes "H" (when track jump occurs), the measurement is halted for approx. 1.2 msec.

Start and stop of this SVC adjustment operation is controlled by IC15 (TMP4740N). In this case, when STAT becomes "H", this operation starts, while when it becomes "L", the operation stops and focus offset amount returns to the set value before adjustment. Further, when the operation is complete, STAT outputs an "L" signal with a duration of about 3.4 msec to inform IC15 (TMP4740N) of completion.





Fig. 2-3-5D



#### 2-3-6 IC14 (TC5514P) T.O.C. Memory

Pin connection diagram



Fig. 2-3-6A

#### Pin functions of external RAM IC14 (TC5514P)

| Pin<br>No. | Port pin<br>name | Signal<br>name | I/O          | lnitial<br>value | Description                                              |       |
|------------|------------------|----------------|--------------|------------------|----------------------------------------------------------|-------|
| 5          | AO               | AO             | I            |                  | Address input from IC15 (TC4740N) (X32-1010-11)          | bit 0 |
| 6          | A1               | A1             |              |                  | Address input from IC15 (TC4740N) (X32-1010-11)          | bit 1 |
| 7          | A2               | A2             | 1            |                  | Address input from IC15 (TC4740N) (X32-1010-11)          | bit 2 |
| 4          | A3               | A3             | 1            |                  | Address input from IC15 (TC4740N) (X32-1010-11)          | bit 3 |
| 3          | A4               | A4             | 1            | *                | Address input from IC15 (TC4740N) (X32-1010-11)          | bit 4 |
| 2          | A5               | A5             | Í            |                  | Address input from IC15 (TC4740N) (X32-1010-11)          | bit 5 |
| 1          | A6               | A6             | I            |                  | Address input from IC15 (TC4740N) (X32-1010-11)          | bit 6 |
| 17         | A7               | A7             | I            |                  | Address input from IC15 (TC4740N) (X32-1010-11)          | bit 7 |
| 16         | A8               | A8             | I            |                  | Address input from IC15 (TC4740N) (X32-1010-11)          | bit 8 |
| 15         | A9               | A9             |              |                  | Address input from IC15 (TC4740N) (X32-1010-11)          | bit 9 |
| 14         | 1/01             | DO             | I            |                  | Data in/output from IC15 (TC4740N) (X32-1010-11)         | bit 0 |
| 13         | 1/02             | D1             | 1/0          |                  | Data in/output from IC15 (TC4740N) (X32-1010-11)         | bit 1 |
| 12         | 1/03             | D2             | 1/0          |                  | Data in/output from IC15 (TC4740N) (X32-1010-11)         | bit 2 |
| 11         | 1/04             | D3             | 1/0          |                  | Data in/output from IC15 (TC4740N) (X32-1010-11)         | bit 3 |
| 10         |                  | R/W            | 1            |                  | Read/write control signal input. "H" = Read, "L" = Write |       |
| 8          |                  | CE             | 1            |                  | Chip enable signal input (active ''L'')                  |       |
| 9          |                  | GND            | Ground       |                  | Ground                                                   |       |
| 18         |                  | $V_{DD}$       | Power supply |                  | Power supply pin ( + 5 V)                                |       |



#### Control of external RAM IC14 (TC5514P)

The external RAM is provided with the following data storage areas. Different data are written or read by control of microprocessor ports R6, P1 and R5 (R52, R53) (address designation), port R7 (data I/0), port P2 (P20) (write/read control) or port P2 (P21) (chip enable). (Refer to "Pin functions of IC15", Table 2-3-1A.)

- (1) Area of lead-in data (play start time of each tune and read-out start time)
- (2) Area of tune No. data (TNO, X) of preset channels (CH 1 16)
- (3) Area of play time data of each preset channel
- (4) Area of total play time of each channel

First, the method of access to the area of read-in data (Area (1)) is described.

As shown in Table 2-3-6A, IC14 is so configured that row address is designated by microprocessor ports R52 and R53, LSB data of column address by 4 ports R6, and MSB data of column address by 4 ports P1. Here, the microprocessor is programmed so that the binary conversion value of the point data (tune No.) which is read, in reading the lead-in data, is set as column address. A compact disc can record up to a maximum of 99 tunes. Thus, area of column addresses H'01 to H'63 (H' before the number or alphabet means that they are expressed in hexadecimal) is used as save area of lead-in

data (Area (1)). (read-out start time data is saved in code address H'64.)

In combination with the column address determined in this manner, the 10's digit of minutes data of play start time is saved in address 0 of the row address given by ports R52 and R53, the 1's digit of minutes data is saved in address 1, the 10's digit of seconds data in address 2, and the 1' digit of seconds data in location 3. This operation timing is shown in Fig. 2-3-6B. The remaining three areas (2), (3) and (4) relate with preset channels. For channel presetting, a data save area for 16 channels is needed. To meet this need, the area of column addresses H'80 -H'FF is divided into 16 sections. As shown in Table 2-3-6B, four words of index LSB data, index MSB data, TNO LSB data and TNO MSB data (Area (2)) are saved in row address 0 in order from the head column address of each section, four words of 1's digit of seconds data, 10's digit seconds data, 1's digit of minutes data and 10's digit of minutes data (Area (3)) are in row address 1, and five words of 1's digit of seconds data, 10's digit of seconds digit data, 1's digit of minutes data, 10's digit minutes data and 100's digit of minutes data (Area (4)) are in row address 3. Fig. 2-3-6C shows this operation timing.



External RAM IC14 (TC5514P) map

RAM capacity, 1023 words

Capacity used, 626 words

→4 bit

| Colum       | n address   |         | R53, R52 (f               | Row address) |          |                     |
|-------------|-------------|---------|---------------------------|--------------|----------|---------------------|
| R1          | R6          | 0       | 1                         | 2            | 3        | - Data contents     |
| 0           | 0           |         |                           |              |          | -                   |
| 0           | 1           | 10 MIN  | 1 MIN                     | 10 SEC       | 1 SEC    | TNO. 1              |
| 0           | 2           | 10 MIN  | 1 MIN                     | 10 SEC       | 1 SEC    | TNO. 2              |
| 6           | 2           | 10 MIN  | 1 MIN                     | 10 SEC       | 1 SEC    | TNO. 98             |
| 6           | 3           | 10 MIN  | 1 MIN                     | 10 SEC       | 1 SEC    | TNO. 99             |
| 6           | 4           | 10 MIN  | 1 MIN                     | 10 SEC       | 1 SEC    | Read-out start time |
| 6<br>≀<br>7 | 5<br>≀<br>8 |         | L                         | Unused       |          |                     |
| 7           | 9           |         | linused                   |              | CH CNTL  | Number of memories  |
| 7           | A           |         |                           |              | CH CNTH  |                     |
|             |             |         |                           |              |          |                     |
| 8           | 0           | INDEX L | 1 SEC                     | 1 SEC        |          |                     |
| 8           | 1           | INDEX H | 10 SEC                    | 10 SEC       | 1        |                     |
| 8           | 2           | TNO. L  | 1 MIN                     | 1 MIN        | 1        |                     |
| 8           | 3           | TNO. H  | 10 MIN                    | 10 MIN       |          | CH I<br>CH DATA     |
| 8           | 4           |         |                           | 100 MIN      | Unused   | CH TIME             |
| 8           | 5           |         |                           |              | 1        | IUTAL HME           |
| 8           | 6           | Unu     | Ised                      | Unused       |          |                     |
| 8           | 7           |         |                           |              |          |                     |
| 8           | 8           | INDEX L | 1 SEC                     | 1 SEC        |          |                     |
| 8           | 9           | INDEX H | 10 SEC                    | 10 SEC       |          |                     |
| 8           | А           | TNO. L  | 1 MIN                     | 1 MIN        | 1        |                     |
| 8           | В           | TNO. H  | 10 MIN                    | 10 MIN       | 1        |                     |
| 8           | С           |         |                           | 100 MIN      | - Unusea | CH 2                |
| 8           | D           | Unional | 11                        |              |          |                     |
| 8           | E           | Unusea  | Unusea                    | Unused       |          |                     |
| 8           | F           |         |                           |              |          |                     |
| 9           | 0           |         | L                         |              |          | СН 3                |
| 1           | 2           | The sar | me as in 8-8 to 8-F is re | peated.      | Unused   |                     |
| F           | F           |         |                           |              |          | CH 16               |

<CH DATA>

<CH TIME> <TOTAL TIME>

The operation timing when play start time data of 53 min 41 sec is written on the point data of tune 20 which is read out in reading the read-in data.



Fig. 2-3-6B

- As mentioned above, the binary conversion data of the point data read out is used as column address. Therefore, in this case (tune 20), the column address is H'14.
- \*\* Data is written or read in order from sec digit.

R/11



Operation timing when channel-16 total play time data of 95 min 34 sec is written





\*The head column address for each channel is represented by a hexadecimal number. For this purpose, the result of subtraction by 1 from channel data (CH 1 to CH 16) is converted to a hexadecimal number, to which H'80 is then added. Thus, the result of this addition is used as this head column address. In this case (CH 16), therefore, the head column address is H'F8.



#### 2-3-7 IC26 (µPD4053BC)

Pin connection



Block diagram







|                    |         | Contro | "ON" Channel |   |                                                  |
|--------------------|---------|--------|--------------|---|--------------------------------------------------|
|                    | INHIBIT | С      | В            | А | ON Channer                                       |
| An emphasized→     | L       | L      | L            | L | Z <sub>0</sub> , Y <sub>0</sub> , X <sub>0</sub> |
| (Q6 is turned off) | L       | L      | L            | н | Z <sub>0</sub> , Y <sub>0</sub> , X <sub>1</sub> |
|                    | L       | L      | н            | L | Z <sub>0</sub> , Y <sub>1</sub> , X <sub>0</sub> |
|                    | L       | L      | н            | н | Z <sub>0</sub> , Y <sub>1</sub> , X <sub>1</sub> |
|                    | L       | н      | L            | L | Z <sub>1</sub> , Y <sub>0</sub> , X <sub>0</sub> |
|                    | L       | н      | L            | н | Z <sub>1</sub> , Y <sub>0</sub> , X <sub>1</sub> |
|                    | L       | н      | Н            | L | $Z_1, Y_1, X_0$                                  |
| Not an emphasized→ | L       | н      | Н            | Н | Z <sub>1</sub> , Y <sub>1</sub> , X <sub>1</sub> |
| (Q6 is turned on)  | н       | Х      | X            | X | NONE                                             |

#### Turn table

"H": High level "L": Low level "X": "H" or "L"

Table 2-3-7

#### 2-4 Display PC board (X25-2020-00)

#### 2-4-1 IC1 (TMP47C41N) display microprocessor

#### Pin connection diagram



Fig. 2-4-1A

nnr/



#### **Pin functions**

| Pin<br>No. | Port | name | Signal<br>name | I/O | Initial value | Description                  |         |
|------------|------|------|----------------|-----|---------------|------------------------------|---------|
| 1          |      | R40  | LA             | 0   |               | (Anode)                      | Anode A |
| 2          |      | R41  | LB             | 0   |               | (Anode)                      | Anode B |
| 3          | R4   | R42  | LC             | 0   | *             | (Anode)                      | Anode C |
| 4          |      | R43  | LD             | 0   |               | (Anode)                      | Anode D |
| 5          |      | R50  | FSI            | 0   |               | FL display tube data (Anode) | Anode I |
| 6          | 55   | R51  | FSJ            | 0   |               | FL display tube data (Anode) | Anode J |
| 7          | Кр   | R52  | FSK            | 0   | 0             | FL display tube data (Anode) | Anode K |
| 8          |      | R53  | FD1            | 0   |               | FL display tube data (Grid)  | Bit 1   |
| 9          |      | R60  | FD2            | 0   |               | FL display tube data (Grid)  | Bit 2   |
| 10         | D.C. | R61  | FD3            | 0   |               | FL display tube data (Grid)  | Bit 3   |
| 11         | Кб   | R62  | FD4            | 0   |               | FL display tube data (Grid)  | Bit 4   |
| 12         |      | R63  | FD5            | 0   |               | FL display tube data (Grid)  | Bit 5   |
| 13         |      | R70  | FD6            | 0   |               | FL display tube data (Grid)  | Bit 6   |
| 14         | 57   | R71  | FD7            | 0   |               | FL display tube data (Grid)  | Bit 7   |
| 15         | n/   | R72  | FD8            | 0   |               | FL display tube data (Grid)  | Bit 8   |
| 17         |      | R73  | FD9            | 0   |               | FL display tube data (Grid)  | Bit 9   |
| 17         |      | P10  | FSA            | 0   |               | FL display tube data (Anode) | Anode A |
| 18         | D1   | P11  | FSB            | 0   |               | FL display tube data (Anode) | Anode B |
| 19         | PI   | P12  | FSC            | 0   | *             | FL display tube data (Anode) | Anode C |
| 20         |      | P13  | FSD            | 0   |               | FL display tube data (Anode) | Anode D |
| 22         | DO   | P20  | FSE            | 0   |               | FL display tube data (Anode) | Anode E |
| 23         | P2   | P21  | FSF            | 0   | *             | FL display tube data (Anode) | Anode F |

# DP-1100B/II

| Pin<br>No. | Port | name | Signal<br>name | 1/0 | Initial value | Description                                                                                                                                                                                                                                                          |
|------------|------|------|----------------|-----|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24         | 50   | P22  | FSG            | 0   |               | FL display tube data (Anode) Anode G                                                                                                                                                                                                                                 |
| 25         | F2   | P23  | FSH            | 0   | *             | FL display tube data (Anode) Anode H                                                                                                                                                                                                                                 |
| 26         |      | коо  | KSO            | I   |               | Key matrix input data Bit 0                                                                                                                                                                                                                                          |
| 27         | KO   | K01  | KS1            | I   |               | Key matrix input data Bit 1                                                                                                                                                                                                                                          |
| 28         |      | K02  | KS2            | ł   | *             | Key matrix input data Bit 2                                                                                                                                                                                                                                          |
| 29         |      | K03  | KS3            | 1   |               | Key matrix input data Bit 3                                                                                                                                                                                                                                          |
| 35         |      | R80  | ĪRQ            | 1/0 | 1             | I/0 for control signal of data transmission/reception with IC15 (X32 board).<br>Outputs the interrupt pulse signal to IC15 (X32) when data is transmitted.<br>Receives the interrupt pulse signal generated by IC15 (X32) after completion<br>of data reception.     |
| 36         | B8   | R81  | FSEL           | 1   | 1             | Input for A-PAUSE/M-SCAN selection signal.<br>Selects the A-PAUSE function at ''H'', and the M-SCAN function at ''L''.                                                                                                                                               |
| 37         |      | R82  | REM            | I   | 1             | Input for remote control signal.<br>This signal is input in the PPM system using NEC remote control IC $\mu$ PD1943G. Reception processing is made in its reading edge.                                                                                              |
| 0.0        |      | 500  |                | 110 |               | TP input for timer play selection signal.<br>At ''H'', timer play function turns OFF.                                                                                                                                                                                |
| 38         |      | 883  | 12             | 1/0 |               | CHIRP output Output for chirp sound control signal.<br>(Not connected) Becomes ''H'' for approx. 0.072 sec after pressing the key.                                                                                                                                   |
| 39         |      | R90  | DAT12          | 1/0 | 1             | I/0 for control signal of data transmission/reception with IC15 (X32).<br>Works for transmission of data signal from IC15 (X32) to IC1 (X25-2020).                                                                                                                   |
| 40         | R9   | R91  | DAT21          | I/O | 1             | I/O for control signal of data transmission/reception with IC15 (X32).<br>Becomes "H" during transmission of data signal from IC15 (X32) to IC1<br>(X25-2020). In reverse communication, works for transmission of data signal<br>from IC1 (X25-2020) to IC15 (X32). |
| 41         |      | R92  | SCK            | 1/0 | 1             | I/O for control signal of data transmission/reception with IC15 (X32).<br>$5 \lor -++-32 \mu S$<br>$0 \lor$                                                                                                                                                          |

Table 2-4-1A



| Pin<br>No. | Port | name | Signal<br>name  | I/O             | Initial value | Description                       |
|------------|------|------|-----------------|-----------------|---------------|-----------------------------------|
| 21         |      |      | V <sub>ss</sub> | Power<br>supply |               | Power supply (0 V)                |
| 30         |      | _    | TEST            | I               |               | Not used (Connected to $V_{ss}$ ) |
| 31         |      |      | X <sub>IN</sub> | I               |               | OSC connection pin                |
| 32         |      |      | Xout            | 0               |               | OSC connection pin                |
| 33         |      |      | RESET           | I               |               | Initialize signal input           |
| 34         |      |      | HOLD            | I               |               | Not used (Connected to $V_{DD}$ ) |
| 42         |      |      | V <sub>dd</sub> | Power<br>supply |               | Power supply (+5 V)               |

Table 2-4-1A

### Operation of IC1 (TMP47C41N) display board X25-2020-00

### 1) Different display divisions...Key scan and key sense section

TMP47C41N (IC1), a CMOS version of TMP4740N (IC15 NMOS), has the same function as TMP4740N except that it has 1/2 the execution speed. In addition provided with 20 pins of high dielectric strength output ports, it is capable of directly driving the FL display tube without driver.

A total of 83 elements; the 9-digit FL display tube (which consists of 8 digit number display units, 11 mode display lamps and 16 channel display lamps) are dynamically driven by IC1 (TMP47C41N). Table 2-4-1B shows the display matrix of the FL display tube.

Pins FSA-FSK correspond to anode segments a to k of FL display tube and pins FD1 to FD9 to the grid pins of the respective display digits. For key scan, 1033.6 Hz obtained from 4096-division of the reference clock signal frequency 4.2336 MHz is used as the scan frequency. The system in which scan is made to grid G9 alone twice in one cycle is employed because of wide display area, etc. Accordingly, scan to total 10 digits is made, and the effective scan fre-

quency per digit is 103.4 Hz. This scan to the 10 digits is performed in the order of 1st digit (FD1)  $\rightarrow$  2nd digit (FD2)  $\rightarrow$  3rd digit (FD3)  $\rightarrow$  4th digit (FD4)  $\rightarrow$  9th digit (FD9)  $\rightarrow$  5th digit (FD5)  $\rightarrow$  6th digit (FD6)  $\rightarrow$  7th digit (FD7)  $\rightarrow$  8th digit (FD8)  $\rightarrow$  9th digit (FD9), in which the amount of change in the brightness of each digit is suppressed low. Fig. 2-4-1B shows the operation timing for each segment and each digit, and Table 2-4-1C shows the main function of each display division.

This system has 24 non-lock type mechanical keys. The non-lock type keys are arranged in a key matrix, as shown in Fig. 2-4-1C.

For key scan to the key matrix shown in Fig. 2-4-1C, digit pulses (FD4 ~ FD9) are used as key matrix scanning pulse. In addition, after pressing a key except the timer standby switch, an ''H'' signal appears at port pin R83 (CHIRP) during approx. 0.072 sec.



| ▼               | •             | ▼               | •                | ▼               | •             | •               | •                       |                  | FSK      | (R52)           |            |           |
|-----------------|---------------|-----------------|------------------|-----------------|---------------|-----------------|-------------------------|------------------|----------|-----------------|------------|-----------|
| CH-2            | CH-4          | CH-6            | CH-8             | CH-10           | CH-12         | CH-14           | CH-16                   | PAUSE<br>(LED)   | FSJ      | (R51)           |            |           |
| •               | •             | ▼               | ▼                | ▼               | ▼             | •               | •                       | PLAY<br>(LED)    | FSI      | (R50)           |            |           |
| CH-1            | CH-3          | CH-5            | CH-7             | CH-9            | CH-11         | CH-13           | CH-15                   | REPEAT           | FSH      | (P23)           |            |           |
|                 |               |                 |                  |                 |               |                 |                         | + TOTAL          | FSG      | (P22)           |            |           |
|                 |               |                 |                  |                 |               |                 |                         | M-SCAN           | FSF      | (P21)           | Display    | data      |
| Address display |               | Address display |                  | Address display |               | Address display |                         | - RE-<br>MAINING | FSE      | (P20)           |            |           |
| TN              | TNO           |                 | X<br>Upper Lower |                 | MIN           |                 | SEC                     |                  | FSD      | (P13)           |            |           |
|                 |               |                 |                  | Oppor Lower     |               | Opper Lower     |                         |                  | FSC      | (P12)           |            |           |
|                 |               |                 |                  |                 |               |                 | DISC                    | FSB              | (P11)    |                 |            |           |
|                 |               |                 |                  |                 |               |                 |                         | DATA             | FSA      | (P10)           |            |           |
| FD 1<br>(R53)   | FD 2<br>(R60) | FD 3<br>(R61)   | FD 4<br>(R62)    | FD 5<br>(R63)   | FD 6<br>(R70) | FD 7<br>(R71)   | FD 8<br>(R72)           | FD 9<br>(R73)    |          |                 |            |           |
|                 | []            |                 | Displa           | ay digit scan   | bits          | Fig             | <b>j. 2-4-1B D</b><br>] | isplay matr      | ix in FL | tube disp       | lay sectio | on<br>——  |
| FDI —           | <b>-</b>      |                 |                  |                 |               |                 |                         |                  |          | ·····           |            |           |
| FD2             | J             |                 |                  |                 |               |                 |                         |                  |          | 1.00 mm - 1.000 |            |           |
| FD4             |               |                 |                  |                 |               |                 |                         |                  |          |                 |            |           |
| FD5 ——          |               |                 |                  |                 |               |                 | <u> </u>                |                  |          |                 | x          |           |
| FD6             |               |                 |                  | J L             | 1             |                 | *Lyn,                   | <u></u>          |          |                 |            |           |
| FD7             |               |                 |                  |                 |               |                 |                         |                  |          |                 |            |           |
| FD9             |               |                 |                  |                 |               |                 |                         |                  |          |                 |            |           |
| FSA             | <u> </u>      |                 |                  | XX              | ()            |                 |                         |                  |          |                 |            | $\square$ |
| FSK             |               | XX              | XX               |                 |               |                 |                         |                  |          |                 |            | (         |
|                 |               | 0.9             | 58msec Fig       | j. 2-4-1B T     | iming diag    | ram for ea      | ich segmen              | t and digit      |          |                 |            |           |


### 2. IC OPERATION OF EACH CIRCUIT AND PIN DESCRIPTION

| Lamp name       | Main function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Display section | 8-digit number display division. Normally, displays the address data during play. The respective pairs of 2 digits from the left show TNO, X, MIN, and SEC in order. However, when the tray is opened, all digits go off. In addition, when a numeral key or the M-READ key is operated, TNO and X (X may not be displayed) alone are displayed, and MIN and SEC are blanked. Then, during search, TNO and X (X may not be displayed) blink, and MIN and SEC go off. The display format is shown below: |
|                 | <i>0 1 2 3 4 5 6 7 8 9</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |





**PIN ASSIGNMENT** Pin No. 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 1 P, P, P₄ P, Ρ,  $\mathbf{P}_{i}$ G1 G2 G3 G4 G5 G6 G7 G8 G9 P, Ρ, P, Pcol Ρ, F Assignment F Ρ,,, P۵ G10 Fig. 2-4-1D

G5

1

GG

1

G7

j

G9

G8

h

GIO

GI

G2

G3

G4



### 2. IC OPERATION OF EACH CIRCUIT AND PIN DESCRIPTION

| Digit                    |      |         |         | FD 4 (R62) |   |   | FD 5 (R63) |   |   |   | FD 6 (R70) |   |   |      |               |
|--------------------------|------|---------|---------|------------|---|---|------------|---|---|---|------------|---|---|------|---------------|
| Port name Signal Pin No. |      |         | Pin No. |            | 1 |   | 12         |   |   |   | 13         |   |   |      |               |
|                          | коо  | KS O    | 26      | 1          | 0 | 0 | 0          | 1 | 0 | 0 | 0          | 1 | 0 | 0    | 0             |
| KO                       | К01  | KS 1    | 27      | 0          | 1 | 0 | 0          | 0 | 1 | 0 | 0          | 0 | 1 | 0    | 0             |
| KU                       | К02  | KS 2    | 28      | 0          | 0 | 1 | 0          | 0 | 0 | 1 | 0          | 0 | 0 | 1    | 0             |
|                          | К03  | KS 3    | 29      | 0          | 0 | 0 | 1          | 0 | 0 | 0 | 1          | 0 | 0 | 0    | 1             |
|                          | Acce | ept key |         | 0          | 1 | 2 | 3          | 4 | 5 | 6 | 7          | 8 | 9 | TIME | OPEN<br>CLOSE |

| Digit |      |                | FD 7 (R71) |      |       | FD 8 (R72) |        |    |     | FD 9 (R73) |      |       |             |        |              |
|-------|------|----------------|------------|------|-------|------------|--------|----|-----|------------|------|-------|-------------|--------|--------------|
| Port  | name | Signal<br>name | Pin No.    |      | 14    |            |        | 15 |     |            |      | 16    |             |        |              |
|       | коо  | KS O           | 26         | 1    | 0     | 0          | 0      | 1  | 0   | 0          | 0    | 1     | 0           | 0      | 1            |
| KO    | К01  | KS 1           | 27         | 0    | 1     | 0          | 0      | 0  | 1   | 0          | 0    | 0     | 1           | 0      | 0            |
| κυ    | К02  | KS 2           | 28         | 0    | 0     | 1          | 0      | 0  | 0   | 1          | 0    | 0     | 0           | 0      | 0            |
|       | коз  | KS 3           | 29         | 0    | 0     | 0          | 1      | 0  | 0   | 0          | 1    | 0     | 0           | 1      | 1            |
|       | Acce | ept key        |            | PLAY | PAUSE | STOP       | REPEAT | FF | REV | UP         | DOWN | CLEAR | ME-<br>MORY | M·READ | ALL<br>CLEAR |

Fig. 2-4-1E Key matrix input when key is pressed

## DP-1100B/11

### 2. IC OPERATION OF EACH CIRCUIT AND PIN DESCRIPTION

#### 2) Remote control reception data processing

The remote control transmitter in this system, in which the key matrix shown in Fig. 2-4-1F is connected to remote control transmission IC  $\mu$ PD1943G, performs signal transmission in PPM (Pulse Position Modulation) by infrared LEDs. Reception data processing is made by the light receiver circuit. The PPM signal received by photo diode (PH302B) is amplified, waveform-shaped and fed to pin R82 of IC1 (X25) to be transduced to electrical signal. Fig. 2-4-1G shows the reception signal format from the remote control transmitter.

When a key is pressed, the leader code with 9 msec ''L'' period and 4.5 msec ''H'' period is input first. This code is used for the preparation pulse indicating that data will be received from this time on. Next, total 32 bits are input, which include custom code (8 bits), inversion code (8 bits) of the custom code, data code (8 bits) and inversion code (8 bits) of the data code.

Code bits ''0'' and ''1'' are distinguished by periodical length shown in Fig. 2-4-1G. In addition, when a key is pressed continuously, the output after 108 msec does not become the same code as before. Thus, leader codes alone, each with 9 msec ''L'' period and 2.25 msec ''H'' period, appear continuously.

In this system, the falling edge of the reception signal is detected by interrupt function (INT1) of IC1 (TMP47C41N) and then the time till the next falling edge is measured. Thereby, the codes and data mentioned previously are recognized.

The above time measurement is made by counting internal pulses in the internal timer, in which internal pulse appears every 0.242 msec periodically. Here, the value from dividing the time corresponding to each code or data by 0.242 msec, i.e., the number of internal pulses, is shown below:

Data ''0'' = 1.125 msec → 4.7

Data ''1'' = 2.25 msec  $\rightarrow$  9.3

Leader code =  $13.5 \text{ msec} \rightarrow 55.8$ 

When key is pressed continuously =  $96.19 \text{ msec} \rightarrow 397.5$ From this point, this system sets each code or data according to the number of internal pulses as follows:

Number of internal pulses

| 1 to 6      | .data ''0''              |
|-------------|--------------------------|
| 7 to 17     | .data ''1''              |
| 416 or more | .key released            |
| Others      | New CODE reception start |



To key input circuit

Fig. 2-4-1F Simplified diagram of key matrix in remote control transmitter



### 2. IC OPERATION OF EACH CIRCUIT AND PIN DESCRIPTION



Fig. 2-4-1G

#### 3-1 OPERATION OF CPU 1 (IC15)

CPU 1 (main microprocessor) has many roles. The following describes the main ones.

#### 3-1-1 Tray close operation

The microprocessor sends a mechanism control instruction to servo PCB IC15 (TC15G) and performs this operation while monitoring the mechanism condition by switches. Fig. 3-1A shows the operation flow chart.



NP-11008/11



#### 3-1-2 Disc presence/absence detection

With a disc on the tray, when the laser beam is just focused, pin DOK of CN2 becomes ''L'' so this detection can be made. The pickup lens is moved forwards and backwards by signal FSRCH (2.5 Hz) to search for the focusing point. Thus, when pin DOK does not become ''L'' even after 2 cycles of this signal, the microprocessor judges that no disc is present.

#### 3-1-3 Disc surface/rear judgement

Fig. 3-1B shows the operation flow chart. Words at the left of some steps denote pin names of IC15.



Fig. 3-1B Operation flow chart



#### 3-1-4 Lead-in data reading section

Before lead-in data reading operation, the pickup is located at the point at which switch SLT (S003) is turned OFF by tray close operation. This point refers to the beginning of the disc program area. The pickup is moved backwards about  $2 \sim 3 \text{ mm}$  from this point to the center of the disc lead-in area by backward kick operation and lead-in data reading starts.

When reading cannot be completed even after approx. 20 sec, reading is stopped and operation shifts to search operation of the first tune. In this case, dynamic search and computation of various times performed based on TOC data become impossible. Fig. 3-1C shows the operation flow chart.





#### 3-1-5 Address data (data Q, time data) reading

In conformity with the standard for CD system, time data is recorded as channel Q data by use of 1 bit out of the 8 bits which come after the sync signal of frame data. 98 of these channel Q signal in 7350 Hz frame signal can be used as meaningful time data. Thus, this data appears repeatedly at 7350Hz/98 = 75 Hz.

For the address data format, refer to the address data configuration shown below.

In DP-1100B/II, the time data read out is recorded and held by 20 words (1 block) in units of 4 bits in EFM signal decoder(IC8) TC9178F. The data in a block is read by 20 reading operations in units of 4 bits on the program. Fig. 3-1D shows the operation flow chart.

The address data format (in the program area) is as shown below.

| S0, S1<br>CONTROL | <ul> <li>2-bit address signal synchronizing pattern</li> <li>4-bit control data. Selection of 2CH/4CH play signals.<br/>Designates pre-emphasis ON/OFF and digital copy enable/disable.</li> <li>0 0 X 0 2CH, Emphasis OFF</li> <li>1 0 X 0 4CH, Emphasis OFF</li> <li>0 0 X 1 2CH, Emphasis ON</li> <li>1 0 X 1 4CH, Emphasis ON</li> </ul> |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADR               | <ul> <li>: 4-bit mode data</li> <li>MODE 1 (BCD 1)</li> <li>: Address mode</li> <li>MODE 2 (BCD 2)</li> <li>: Disc catalog number mode</li> <li>MODE 3 (BCD 3)</li> <li>: Special information mode (Written by 0 to 9 and A to Z alphanumeric characters)</li> </ul>                                                                         |
| MNR               | : Music number expressed by 2-digit BCD (8 bits)                                                                                                                                                                                                                                                                                             |
| Х                 | : Index in each music expressed by 2-digit BCD (8 bits)                                                                                                                                                                                                                                                                                      |
| MIN               | : Elapsed time (minute) in each music expressed by 2-digit BCD (8 bits)                                                                                                                                                                                                                                                                      |
| SEC               | : Elapsed time (second) in each music expressed by 2-digit BCD (8 bits)                                                                                                                                                                                                                                                                      |
| FRAME             | : Elapsed time (frame) in each music expressed by 2-digit BCD (8 bits) (1 frame = $1/75$ seconds)                                                                                                                                                                                                                                            |
| ZERO              | : Unused (8-bit 0 data)                                                                                                                                                                                                                                                                                                                      |
| AMIN              | : Elapsed time (minute) in disc expressed by 2-digit BCD (8 bits)                                                                                                                                                                                                                                                                            |
| ASEC              | : Elapsed time (second) in disc expressed by 2-digit BCD (8 bits)                                                                                                                                                                                                                                                                            |
| FRAME             | : Elapsed time (frame) in disc expressed by 2-digit BCD (8 bits)                                                                                                                                                                                                                                                                             |
| CRC               | : 16-bit CRC (Cyclic Redundancy Check) code data calculated for CONTROL - A FRAME data                                                                                                                                                                                                                                                       |

| S0,S1 | CONTROL | ADR | MNR | Х | MIN | SEC | FRAME | ZERO | AMIN | ASEC | AFRAME | CRC     | S0,S1 |  |
|-------|---------|-----|-----|---|-----|-----|-------|------|------|------|--------|---------|-------|--|
| 2     | 4       | 4   | 8   | 8 | 8   | 8   | 8     | 8    | 8    | 8    | 8      | 1 6 bit | S     |  |







#### 3-1-6 FF/REV mode

When the FF key is pressed, fast forward pickup carry operation is made, while when the REV key is pressed, fast backward pickup carry operation is made. In the case of continuous key pressing, the fast forward/backward pickup carry speed is varied according to the mode (play or pause) just before pressing of the FF/REV key.

Table 3-1A describes this variation. In addition, continuous forward/backward pickup carry operation is all performed by actuator kick.

| Mode before<br>key pressing<br>Key pressing<br>time | Play mode                                                                                                                                    | Pause mode                                                                                                                                                 |
|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Simple pressing<br>of less than 0.5<br>sec.         | Kick forward/back-<br>ward carry operation<br>equivalent to 1 sec<br>play time                                                               | -                                                                                                                                                          |
| Cotinuous press-<br>ing of more than<br>0.5 sec     | Kick forward/back-<br>ward carry operation<br>equivalent to 2 sec<br>play time every<br>period of 200 msec<br>(10 times the normal<br>speed) | Kick forward/back-<br>ward carry operation<br>equivalent to 10 to 20<br>sec play time every<br>period of 200 msec<br>(50 to 100 times the<br>normal speed) |

#### Table 3-1A

As seen from this table, in the case of single key pressing of less than 0.5 sec, kick operation equivalent to 1 sec play time is made in both play and pause modes. But, in the backward carry operation in play mode, a kick operation equivalent to about 1.5 sec play time is made for the backward carry equivalent to obtain 1 sec play time from the time when the key had been pressed.

After the kick operation equivalent to 2 sec play time in continuous key pressing of more than 0.5 sec in play mode, muting is released until the next kick operation starts. In this way, operability is improved with what is called cue/ review operation.

In simple key pressing of less than 0.5 sec and continuous forward/backward feed operation in play mode, the pickup feed speed is almost constant even when the FF/REV key is pressed in any pickup position on the disc by use of the method described in the following.

That is, the disc is separated into divisions of 10 minutes by the absolute time, and the data of the average number of tracks/sec in each division is stored in ROM table. Thereupon, when kick operation is made, the absolute time of the disc is read out from data Q, and the data of the number of tracks/ sec in that pickup position is read out. Then, based on this data, the required kick amount (1 or 2 sec) is attained by combination of 1, 3, 5, 7 and 15 kicks. Continuous forward carry operation in pause mode cannot be made by this method since the amount of pickup carry at a time is too much.

To compensate this, a kick operation is made to move the pickup 60 tracks every period of 200 msec wherever the pickup is located on the disc. Therefore, the forward/backward carry speed in the disc inside is about twice that in the disc outside.

Kick operation is all performed by semi-custom LSI IC15 (T7001-0007 or TC15G0008AP). For this purpose, the microprocessor outputs kick data (kick amount, kick direction) to semi-custom LSI IC15. Then, when TTAC signal of the kick operation completion signal from IC15 or RFG signal is input to IC15 of processor pcb, IC15 of servo pcb, stops output of kick data and changes to the next kick operation or other operation mode.

Table 3-1B shows the kick data output to IC15 (T7001-0007 or TC15G008AP).

#### 3-1-7 Search operation

The search system whose aim is to assure accurate music scan in a short required time is a combination of two systems: dynamic search system in which the pickup is carried at high speed based on the TOC data, and kick search system in which the pickup is carried at high precision by kick operation based on the address data until completion of the required address retrieval. The purpose of search is to find the begining of the program, also the data designation of TNO and X is possible.

First, the dynamic search system is described. In the ROM area in IC15 (TMP4740N), a table by which the elapsed time (absolute time) of the disc is converted to a positional value in the radius direction of the disc is prepared.

This conversion table has the positional data calculated from track pitch (1.6  $\mu$ m) and linear velocity (1.2 m/sec), in which the pickup position in the radius direction is represented by the number of tracks from the start point of the program area.

DP-1100/B has a conversion table in which the number of tracks against the absolute time in units of 10 minutes and the average number of tracks/minute in each unit of 10 minutes are written. In addition, in external RAM IC14 (TC5514P), the play start absolute time of each tune recorded in the disc is stored. Thus, in the dynamic search system, the time difference between the absolute address of the searching program read out from the external RAM and the present absolute address is converted to the difference in number of tracks by the conversion table, and at the same time, the ripple of the RF signal generated when the pickup carried at high speed goes across tracks is counted. Thereby, it judges whether or not the pickup is carried by the required number of tracks. Fig. 3-1E shows the operation flow chart of the dynamic search system. Further description is made following this chart.

| MODE 4       |         | МО      | DE      | Control |      |                   |
|--------------|---------|---------|---------|---------|------|-------------------|
| (R50)        | 0 (R40) | 1 (R41) | 2 (R42) | 3 (R43) | Code |                   |
|              | 0       | 0       | 0       | 0       | 0    | KICK RESET        |
|              | 1       | 0       | 0       | 0       | 1    | KICK RESET        |
|              | 0       | 1       | 0       | 0       | 2    | BWD 1 TRACK KICK  |
|              | 1       | 1       | 0       | 0       | 3    | FWD 1 TRACK KICK  |
|              | 0       | 0       | 1       | 0       | 4    | BWD 3 TRACK KICK  |
|              | 1       | 0       | 1       | 0       | 5    | FWD 3 TRACK KICK  |
|              | 0       | 1       | 1       | 0       | 6    | BWD 5 TRACK KICK  |
| 0 <b>→</b> 1 | 1       | 1       | 1       | 0       | 7    | FWD 5 TRACK KICK  |
| 0.1          | 0       | 0       | 0       | 1       | 8    | BWD 7 TRACK KICK  |
|              | 1       | 0       | 0       | 1       | 9    | FWD 7 TRACK KICK  |
|              | 0       | 1       | 0       | 1       | А    | BWD 15 TRACK KICK |
|              | 1       | 1       | 0       | 1       | В    | FWD 15 TRACK KICK |
|              | 0       | 0       | 1       | 1       | С    | BWD 31 TRACK KICK |
|              | 1       | 0       | 1       | 1       | D    | FWD 31 TRACK KICK |
|              | 0       | 1       | 1       | 1       | E    | BWD CONTINUOUS    |
|              | 1       | 1       | 1       | 1       | F    | FWD CONTINUOUS    |

#### Table 3-1B

Before output of the kick data, the tracking servo is turned OFF (at Mode 4 (port pin R50) = 0.... control code 8 is output in backward kick and control code B in forward kick). After that, kick data is output to Mode 0 to 3 (port pins R40 to R43) to make Mode 4 (port pin R50) = 1.

## DP-1100B/II

### **3. OPERATION OF MAIN MICROPROCESSOR**

- [1] The play start absolute time A1 (min, sec) of the searching program is read out from external RAM IC14 (TC5514P).
- [2] The present address (absolute time) is taken as A2 (min, sec).
- [3] The difference between the searching position and the present position,  $\Delta A = |A1 A2|$  (min, sec) is calculated.
- [4] Each of the following processes is performed depending on the amount of  $\Delta A$ .
- [5.1] When  $\Delta A$  is more than 1 min.: A1 and A2 are converted to numbers of tracks, T1 and T2 by use of the conversion table. Then, the number of tracks to the searching position,  $\Delta T = T1 - T2$ , is calculated.
- [5.2] When  $\Delta A$  is 10 to 59 sec.: The number of tracks,  $\Delta T$ , is determined depending on  $\Delta A$ .
- [5.3] When  $\Delta A$  is less than 10 sec.: Search is performed in the kick search system explained later.
- [6]  $\Delta T$  is converted to a number with a base of 64, which is then set to internal counter EC1 in IC15 (TMP4740N). For example, when  $\Delta T$  is 512 tracks, 512/64 = 8 is set.

- [7.1] When  $\Delta T$  is a plus number, i.e., when search is performed in the direction of the disc edge, FWD-search mode (Code 7) is output to semi-custom IC15 (T7001 - 0007 or TC15G0008AP) to turn ON the pickup motor. Then, FWD-continuous kick mode (Code F <KICK>) is output to start kick operation.
- [7.2] When  $\Delta T$  is a minus number, i.e., when search is performed in the direction of the disc center, BWD-search mode (Code 6) is output and then BWD-continuous kick mode (Code E <KICK>) is output to start kick operation like step (7.1).
- [8] Judges whether or not the pickup is carried by the required number of tracks. In semi-custom IC15 (T7001 – 0007 or TC15G0008AP), when continuous kick operation is started, the number of tracks by which the pickup is carried is counted and signal TTAC is inverted each time the pickup is carried 32 tracks. IC15 (TMP4740N) has an event counter function to detect the rising edge of the pulse input from outside to perform count-up operation. In this system, signal TTACK is input as count pulse to IC15 (TMP4740N), with which the count value in its internal counter EC1 is raised.

Thus, kick operation is performed until EC1 counts up to the number set at step [6] to carry the pickup by the required number of tracks.

[9] Brake operation is made to stop the pickup in a short time.

Fig. 3-1F shows this operation timing chart.

## DP-1100B/11

### **3. OPERATION OF MAIN MICROPROCESSOR**



Fig. 3-1E Operation flow chart of dynamic search system



When  $\Delta T$  is more than 512 tracks, considering the effect of disc eccentricity and brake operation,  $\Delta T + 2$  (128 tracks are added; refer to Table 3-1D) is calculated and a kick operation in which the pickup is carried by more than the calculation value is performed. On the other hand, when  $\Delta T$  is less than 512 tracks and if the above same method is performed, the difference between the required number of tracks and the number of tracks by which the pickup is actually carried is very large. To compensate this, the operation shown in Fig. 3-1G is made, i.e., kick operation by which the pickup is carried by 31 tracks is executed in intervals of 3 msec repeatedly. The upper limit in the number of repetitions depends on the performance of external circuit. Since the performance of external circuit may be greatly changed hereafter, the maximum number of repetitions is controlled by varying the inputs to port pins KMAX<sub>0</sub> and KMAX<sub>1</sub> (only immediately after power ON). The following table shows the relationship between the maximum number of repetitions and these inputs.

| KMAX <sub>0</sub> | KMAX <sub>1</sub> | Maximum repetitions |
|-------------------|-------------------|---------------------|
| 0                 | 1                 | 4                   |
| 1                 | 0                 | 8                   |
| 1                 | 1                 | 6                   |

#### Table 3-1C

The dynamic search system, based on TOC data, can be executed only when TNO alone is designated as the searching program No.(X = 01 is designated). Therefore, when X is also designated, dynamic search operation which is a little different from the system based on TOC data is executed. The difference is that after the searching program No. and the present program No. coincide, kick search operation takes place. For example, when TNO = 3 and X = 8 are designated for the searching program, dynamic search operation to TNO = 3 is performed and the pickup is moved at high speed to within the third program area, after which kick search operation is executed.

In addition, when TOC data is not read out, dynamic search operation cannot be performed. In this case, therefore, all search operation is performed in the kick search system.

Against this case, in DP-1100B/**II**, a self-learning function of TOC data is produced by writing in external RAM the absolute time on completion of search operation so that the subsequent search operation can be performed promptly.

Next, the kick search system is described.

In this system, search operation is performed based on only the address data read out.

Here, the amount of pickup movement is converted to the number of tracks which is represented by stage No. Normally, at first, operation begins with the greatest amount, then the amount is lowered according to the searching program and the pickup is moved in the backward direction. This process is performed repeatedly. Thus, the amount of pickup movement is controlled so that the kick operation is necessarily completed before the searching program.

In DP-1100B/II, 9 stages for amount of pickup movement are set as shown on Table 3-1D.

| Stage | Set number of tracks (pickup movement time conversion value (sec)) |
|-------|--------------------------------------------------------------------|
| 1     | 1 track (0.33~0.12)                                                |
| 2     | 3 tracks (1~0.4)                                                   |
| 3     | 5 tracks (1.7~0.6)                                                 |
| 4     | 7 tracks (2.3~1)                                                   |
| 5     | 15 tracks (5~2)                                                    |
| 6     | 31 tracks (11~4)                                                   |
| 7     | 64 tracks (21~8)                                                   |
| 8     | 128 tracks (43~16)                                                 |
| 9     | 256 tracks (85~32)                                                 |

### Table 3-1D Relationship between stages and set numbers of tracks

In the table, concerning play time conversion value, the value at the left in the parenthesis represents the time required to move the number of tracks at the outer-most side of disc and the value at the right is for the inner-most side. For the operation, the code (2 < KICK > to D < KICK >) corresponding to each stage is output to semi-custom IC15 (T70001-0007 or TC15G0008AP). Stages 7 to 9 are executed by repeatedly performing a kick operation which moves the pickup 31 tracks and twice the 1 track kick.

For example, stage 7 (64 tracks) is executed by performing twice a kick operation which moves the pickup 31 tracks and twice the 1 track kick.



# DP-1100B/II

### **3. OPERATION OF MAIN MICROPROCESSOR**



Fig. 3-1I Operation model of kick search system

Fig. 3-1H shows the operation flow chart of the kick search system. Further description is made following this chart.

[1] The stage No. in which kick search operation starts is determined according to the time difference between the present absolute address and the searching address (TOC data stored in external RAM). However, when X is also designated as the searching value with the searching address unclear (e.g. TOC data not read out), stage 9 (256 tracks) is set.

| Time difference           | Set stage (number of tracks)                                                   |
|---------------------------|--------------------------------------------------------------------------------|
| 6~10 sec                  | Stage 5 or 6 (15 or 31 tracks)<br>Dependent on the present<br>pickup position. |
| Less than 6 sec           | Stage 5 (15 tracks)                                                            |
| Searching address unclear | Stage 9 (256 tracks)                                                           |

Table 3-1E Set stage and time difference

- [2] When the searching position is outside the present position, forward kick operation in which the pickup is moved by the number of tracks corresponding to the stage No. is performed. When the searching position is inside, backward kick operation in which the pickup is moved by the number of tracks corresponding to the stage No. is performed.
- [3] After completion of kick operation, the present address data is read out.
- [4] Judges whether or not the pickup crosses the searching position. If it does not cross, step [2] is performed again. If it crosses, step [5] is executed. For example, when the address before kick operation is TNO = 12, X = 02 with the searching data of TNO = 12, X = 03, forward kick operation is performed. After completion of kick operation, when the address is of TNO = 12, X = 02 step [2] is executed again, while when TNO = 12, X = 04, step [5] is entered.



In addition, concerning the set number of tracks, as the stage No. lowers by 1, the number of tracks becomes nearly half. Therefore, normally, the pickup crosses the searching position by around 2 or 3 kick operations with the same stage. However, the pickup is moved back a lot if vibration or disc flaw exist. In this case, more than 3 kick operations with the same stage are needed to cross the searching position. In DP-1100B/II, when more than 10 kick operations with the same stage are performed, a measure to raise the stage No. by 1 (the number of tracks is nearly doubled) is taken to shorten the search time.

- [5] Process advances to step [6] or [7] according to whether or not backward 1-track kick operation is made.
- [6] The stage No. is lowered by 1 to reverse the kick direction. However, as shown in Table 3-1D, if the last pickup movement was the forward 1-track kick, backward 1-track kick operation is further made until the pickup crosses the searching position.
- [7] As it is backward 1-track kick operation, the present position is 1 track (0.12 to 0.33 sec) ahead from the target position. Thus, it waits in play mode (muting ON.....Code 3) until the pickup goes across the searching address. When the pickup crosses the address, the designated play/pause mode is engaged, then a series of search operation is complete.



Fig. 3-1H Operation flow chart of kick search system

## DP-1100B/II

### **3. OPERATION OF MAIN MICROPROCESSOR**

#### 3-1-8 Pause operation

The pause operation is performed by application of the search system described in section 3-1-7 "Search operation". The following is the operation procedure.

 The absolute time (min, sec and ten's digit of frame value) at the point of time when the PAUSE key is pressed is stored in memory as the searching address.

In DP-1100/B, the ten's digit of frame value is also stored in the memory to improve precision in pause operation.

- (2) The stage No. in which kick starts is set to stage 2 (backward 3-track kick), upon which search operation is then started.
- (3) Even when search is converted, kick in the direction of the disc center is performed to continue search operation.
- (4) When the key operation to cancel pause mode is performed, the pause operation (search operation) is completed after convergence of search.

In addition, when the key operation to cancel pause mode is not performed even after lapse of approx. 1 hour after start of pause operation, the protective function works to enter the stop mode automatically to turn OFF laser diodes.



### 3-2 DATA TRANSMISSION RECEPTION BETWEEN IC15 (TMP4740N : MAIN CPU) AND IC1 (TMP47C41N : DISPLAY MICROPROCESSOR)

- a. Data transmission from IC15 (TMP4740N) to IC1 (TMP47C41N)
- 1. Pin DAT21 is made ''H''. (IC15 (TMP4740N))
- Pin DAT21 is checked in periods of 4 msec. If it is "H", reception processing starts. 4 bits of transfer clock pulses are generated. Thereby, 4-bit data is received from IC15 (TMP4740N). (IC1 (TMP47C41N))
- 3. IC15 (TMP4740N) makes the next transmission data ready. IC1 (TMP4741N) outputs transfer clock pulses (SCK) until the data is completely transmitted.
- 4. After transmission of the transmission completion data, pin DAT21 is returned to "L" and transmission is completed.

- b. Data transmission from IC1 (TMP47C41N) to IC15 (TMP4740N)
- 1. The data to be transmitted is prepared. (IC1 (TMP47C41N))
- 2. Pin IRQ is made "L". (IC1 (TMP47C41N))
- 3. 4 bits of transfer clock pulses (SCK) are output. (IC15 (TMP4740N))
- 4. 4-bit data is received. (IC15 (TMP4740N))
- 5. For reception of the next word, step 3 is executed. (IC15 (TMP4740N))
- 6. The second 4-bit data is received. (IC15 (TMP4740N))
- 7. Output pin IRQ to IC1 (TMP47C41N) is made "L". Thereby, communication mode is changed to the transmission from IC15 (TMP4740N) to IC1 (TMP4741N).

This is normal mode.



Fig. 3-2A Operation timing diagram of data transmission from IC15 (TMP4740N) to IC1 (TMP47C41N)

## DP-1100B/II

### 4. TROUBLESHOOTING

### 4-1 Checking flow chart of the start operation from the moment power is switched on until operation is enabled. \*Actual action taken by DP-1100B/II

Circuits and signal line written in parenthesis in the left column is the place to be checked.







```
DP-1100B/II
```





#### 4-1-1 Functions of respective display divisions

| Indicator                | Main functions                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DATA                     | When TOC data is all read out normally, lights after completion of search for first program. In addition, it blinks while TOC data is read out.                                                                                                                                                                                                                                                                              |
| DISC                     | After the OPEN/CLOSE key is pressed, blinks during tray open/close operation. In addition, it lights only when the disc is loaded correctly with the tray closed.                                                                                                                                                                                                                                                            |
| PAUSE                    | Lights in pause mode. When the PAUSE key is pressed as a substitute for the OPEN/CLOSE key, it blinks until search for the first program completes. It also blinks when the pickup is carried to one of both ends of the program area by FF or REV operation.                                                                                                                                                                |
| PLAY<br>(PLAY INDICATOR) | Lights in play mode. In addition, when the PLAY key is pressed as a substitute for the OPEN/CLOSE key, it blinks until search for the first program is completed.                                                                                                                                                                                                                                                            |
| M-PLAY                   | Lights in memory play mode.                                                                                                                                                                                                                                                                                                                                                                                                  |
| M-SCAN                   | Lights when the M-SCAN function is ON.                                                                                                                                                                                                                                                                                                                                                                                       |
| TOTAL-TIME               | Lights when the time display mode is the absolute time mode. (+TOTAL)                                                                                                                                                                                                                                                                                                                                                        |
| REMAINING-TIME           | Lights when the time display mode is the remaining time mode. (-REMAINING)                                                                                                                                                                                                                                                                                                                                                   |
| REPEAT                   | Lights when the repeat function is ON.                                                                                                                                                                                                                                                                                                                                                                                       |
| MEMORY<br>CHANNEL        | In manual play mode, those lamps corresponding to all memory channels written light. In addition, in memory play mode, only those lamps corresponding to all playable channels light. However, when all channels are not playable, all lamps blink.                                                                                                                                                                          |
| MEMORY                   | In memory play mode, those lamps corresponding to those memory channels which are in play at present light. In addi-<br>tion, when a memory channel is read out by operation of the M-READ key, that lamp corresponding to the channel being<br>read out blinks. Then, when data is written in a memory channel by operation of the MEMORY key, its corresponding<br>lamp blinks for 3 sec. after the MEMORY key is pressed. |

Table 4-1A



4. TROUBLESHOOTING









4-4. Pickup feed motor circuit







4-6. KICK CIRCUIT



Note: If the tracking gain increases too much, the actuator sound becomes conspicuous, or kick or search takes too much time or even worse, programs cannot be read. Therefore, in case of doubt, check the gain.







- Note: The AGC circuit makes the input level to the RF amp constant when the input level has changed due to the variation in disc speed or scratches on the disc.
- Note: The slice level control circuit eliminates the DC component in the EFM wave.



~









Note: When the pickup is outside the disc, the disc rotates at high speed. The same is true when PLCK is not present at IC15 (Servo PCB) or when -12 V is not present.





ing, the symptom does not appear clearly. Therefore, disconnect the SVC connector (CN10), then operate manually for

DP-1100B/II DP-1100B/II

#### 4. TROUBLESHOOTING





 Note: 1. The level at the signal processing digital line is either 0 V or 5 V. Therefore, the values in between never appear. If such values should appear, check the PCB pattern for bridge soldering or broken pattern.
 Since EEM2 contains a lot of jitter the rising and follow adapted as here.

2. Since EFM2 contains a lot of jitter, the rising and falling edges are blur-

**3.** Easy way to find the bad soldering of the flat IC leads is to check the signal at patterns for output ports and check the signal at pins for input

**4.** Easy way to find the bad soldering of flat IC leads is to use an awl or equivalent tool as shown in the figure below.

Same

The PLCK and EFM1 signals should be PLL-locked.
 Checking method of the power ON reset

- Power ON reset
   Pull out the tray, then set the disc.
- Turn on the power switch.
- The tray is retracted, then the disc starts rotating.
- The fluoresent display: (DISK) blinks, and TRACK NO. and TIME light.
- The EFM waveform which is free from jitter, etc. appears once, then it is distorted.

If the foregoing applies, the power ON reset is regarded as acceptable.



-



IC8

1

#### 5-1 BRIEF DESCRIPTION OF MECHANISM SECTION (Details described later in each chapter)

#### 5-1-1 Pickup slide mechanism

#### (1) Operation

Two worm gears and one wheel gear are rotated by the pickup carry motor. This rotation is transmitted to the rack gear by which the pickup in turn performs a linear motion.

#### (2) Construction

The worm gear in the carry motor is engaged with the wheel gear. Thus, another worm gear attached to the drive shaft connected to the wheel gear are engaged with the rack gear.

#### 5-1-2 Eject and loading mechanism

#### (1) Operation during power ON

In this unit, the eject and loading operations are the complete reverse to each other.

a) When the OPEN/CLOSE button is pressed with the tray closed, the loading motor rotates and the loading gears do so also. Thus, as the tray goes out forwards by motion of the two tray racks, the metal at the rear of the tray rail strikes the opened tray detection leaf switch so that the loading motor stops.

Then, the eject operation is complete.

- b) When the OPEN/CLOSE button is pressed with the tray open, the tray drive rack is driven by the loading gears. Thus, when the tray reaches the position at which it is housed, it is released from the drive rack. At this time, the tray clamp rack begins to move. The tray thereby is lowered rotating and at the same time the clamper lever also lowers. Then, when the clamper clamps the disc to the disc turntable, the clamper gear strikes the closed tray detection leaf switch so that the loading motor is stopped by the microprocessor. The loading operation is then complete.
- c) The eject operation is controlled by the microprocessor to stop the disc rotation completely to avoid damage of the disc before the tray is sent out. Therefore, a slight time lag exists from the time OPEN/CLOSE button had been pressed.

#### (2) During power OFF

In this case, the tray does not move even if the OPEN/CLOSE button is pressed. When the tray is to be ejected without power ON for repair, remove the top case and rotate the clamper gear manually. When the tray moves around 5 mm by full rotation of the clamper gear, it can be opened when pulled outward manually.

#### 5-1-3 Tray section mechanism

#### (1) Tray operation

a) When the clamp rack is pulled rearwards, the link shaft put in the clamp rack presses the link to rotate disc tray B (disc shaped section).

1]/-1111118/11

b) Disc tray A (square molded section) has cam grooves inside. As a catch of disc tray B is engaged with a cam groove, disc tray B descends rotating along the cam groove section.

#### (2) Tray grounding mechanism

This mechanism prevents faulty operation of the unit due to the static electricity (several kV to tens of kV) charged in the human body when the OPEN/CLOSE button is pressed with the tray open.

#### 5-1-4 FG mechanism

The FG mechanism is provided to produce a signal to detect the disc rotating speed. FG magnets are magnetically attached to the disc motor shaft alternately in respect to N and S poles. When these magnets rotate, an electromotive force appears in the FG PCB vicinity. This force is taken as a FG signal.

#### 5-1-5 Start limit switch

When the OPEN/CLOSE button is pressed, the pickup carry motor rotates to move the pickup to the beginning of the first program wherever the pickup is positioned. The start limit switch detects the beginning of the first program.

#### 5-1-6 Head amplifier PCB section

The head amplifier PCB section performs the following three functions:

- a) It handles the light reception signal from the 4-division photodiode detector in the pickup to generate the focus error (FE) signal and signals S1 and S2 from which the tracking error (TE) is produced.
- b) It controls the laser output.
- c) It amplifies the FG signal and converts it to a pulse signal.

#### **5-2 MECHANISMS AND THEIR OPERATIONS**

#### 5-2-1 Pickup slide mechanism

(1) Operation (See Fig. M1.)





Explanation is given only for forward mode (during play or when the pickup is fast forwarded). The direction of each arrow used is reverse in reverse mode.

- a) When carry motor (26) rotates, the plastic worm gear of motor turns in the direction of the arrow.
- b) Gear WH (21) is driven by engagement with the worm gear.
- c) Gear WH (21) has the drive shaft jointed by D-shape engagement. Worm T attached to the drive shaft also turns in the direction of the arrow together with gear WH (21).
- d) The guide rack moves by engagement with worm T.
- e) Pickup adjustment mount (817) and laser pickup (38) secured to the guide rack perform linear movement in the direction of arrow (A).

#### (2) Construction

- a) The drive shaft, worm T and the guide rack, which are unified, are service parts as gear ass'y (19). Worm T is attached with adhesive to the predetermined position.
- b) The carry motor and the plastic worm gear, which are unified by force fitting, are service parts as motor ass'y (26).
- c) Motor shaft thrust spring (25) and drive shaft thrust spring (24) exert force on the motor shaft and the drive shaft in the direction of thrust to eliminate the servo lag time due to inconstant thrust when the

pickup is driven. The function of these springs makes inconstant thrust adjustment unnecessary.

- d) Function of guide rack spring (See Fig. M2.)
  - The guide rack spring enables the pickup to be driven by the worm T and the teeth of the guide rack when the unit (mechanism) not placed level. Normally, with the unit (mechanism) placed level, a gap exists between the guide rack and the guide rack spring. When not placed level, the spring applies enough force to the guide rack so that the engagement of worm T and the guide rack is the same as when placed level.





#### 5-2-2 Eject and loading mechanism

#### (1) Operation at power ON

Explanation is given only for loading operation from the tray open position. The eject operation is the reverse to the loading operation. In the eject or loading operation, the tray also moves correspondingly. Therefore, also refer to section 5-2-3 ''Tray section mechanism''

 a) When OPEN/CLOSE switch S004 is pressed with the tray open (Fig. M3), loading motor (74) rotates in the direction of arrow (A) and loading gears (65) to (69) also rotate. (Fig. M4)

DP-1100R/11







Fig. M4 Loading gear motion and drive rack driving (1)



 b) Tray drive rack (80) is driven by gear C (67) of the loading gear group so that the tray (ass'y) is retracted into the unit. (Fig. M5)



Fig. M5 Loading gear motion and drive rack driving (2)

c) When the tray nears the position at which it is housed, clamper gear (53) starts rotating by means of the upper rack section of clamp rack (82). Clamp rack (82) is pressed in the inside of its long hole by stepped screw (78) to move at the same speed as drive rack (80). (Fig. M6)



Fig. M6 Relative operation between drive rack and clamp rack (1)

d) The tray driven by gear C (67) and drive rack (80) is completed. After that, when loading gear E (68) engages with clamp rack (82), disc tray B (91) (disc shaped section) is lowered also with rotation and clamper gear (53) rotates. Motion of the tray is completed by relay of force from drive rack (80) to clamp rack (82). (Fig. M7)

\* For motion of disc tray B, refer to 5-2-3 ''Tray section mechanism''. (Figs. M9, M12 and M13)



Fig. M7 Relative operation between drive rack and clamp rack (2)

When operation is relayed from drive rack (80) to clamp rack (82) or when the function of gear D ass'y (69) shifts from step c to d, drive rack (80) completes its own job. Instead, clamp rack (82) takes over the subsequent operation. This relay of operation is made smooth by gear D ass'y (69). (Fig. M8)

In step c, gear C (67), drive rack (80) and clamp rack (82)

move at the same circumferential and linear speed. Gear E (68) and gear D (small) have half that circumferential speed, however.

To compensate this, gear D (small) moves earlier than gear D (large) so that gear E (68) can be engaged with clamp rack (82).



Clamp rack (82)

Fig. M8 Operation of gear D ass'y



- e) Lock lever (813) is moved by the cam section of clamper gear (53). Clamper lever (806) begins to lower correspondingly. (Fig. M9)
- f) The clamper section (parts (32), (35), (36) and (37)) mounted on the top of clamper lever (806) also lowers to clamp the disc. The force to clamp the disc is obtained from the attraction power between clamper magnet (36) and the disc turntable made of iron.



Fig. M9 Tray operation

g) With the disc is clamped, the protrusion of clamper gear (53) pushes the closed tray detection leaf switch attached by screws to clamper lever mounting stand (51) so that the loading motor stops rotation (Fig. M10). Thereupon, the loading operation is complete. Subsequently, the unit implements the following operation:



Fig. M10 Closed tray detection leaf switch

h) The microprocessor checks whether or not the disc is present. If present, it rotates disc motor (10) and carries the pickup to the beginning of the first program after reading data TOC. Then, the disc motor is stopped. (When the play button is pressed with the tray open, the disc motor does not stop and play mode is entered as it is.) If not, the disc motor does not rotate.

Thus, the operation when the OPEN/CLOSE button is pressed from the tray open position is complete. Hereupon, when the OPEN/CLOSE button is pressed again, entirely reverse operation from step (g) to (a) is performed.

#### (2) During power OFF

When the tray is to be pulled out fully at power OFF, slowly rotate clamper gear (53) (Fig. M9) manually in the direction reverse to that of the arrow until it stops.

When clamper gear (53) has been fully rotated, the tray comes out about 5 mm from the panel surface. Afterwards, the tray can be pulled out frontward by hand.

At this time, when the tray is pulled by an excessive power, drive rack (80) may be disengaged from gear C (67) or rather skips the teeth of the guide rack. However, this case does not mean a failure since the guide rack sways a little away from the gear C to protect the rack and gear from being damaged.

In addition, when the tray is pulled without clamper gear (53) fully rotated, the tray may come out only halfway. In this case, return the tray to the position in which it is housed in.
# DP-1100B/11

#### 5-2-3 Tray section mechanism

#### (1) Construction

Disc tray B (91) has a cone-shaped sectional view, as shown in Fig. M11, by which the signal pit surface on the disc is protected against damage. Disc tray B (91) has four catches in its outer circumference. These catches are engaged with the four cam grooves of disc tray A (93) so that the tray section moves up and down concurrently with rotation.





Fig. M11 Construction of tray section

### (2) Tray operation

The tray operates as follows when the disc is loaded. The tray operates in reverse when the disc is ejected.

- a) Clamp rack (82) is driven by gear E (68). (Fig. M7)
- b) When clamp rack (82) moves, link shaft (83) in this rack also moves. (Fig. M9)
- c) Link shaft (83) pushes link (823).
- d) Disc tray B (91) connected with link (823) begins to rotate.
- e) Disc tray B (91) lowers along the cam groove section of disc tray A (93). (Fig. M12)
- f) When disc tray B (91) comes to the position shown in Fig. M13, the closed tray detection leaf switch (Fig. M10) works to stop the loading motor, at which time disc tray B (91) also stops. Thereupon, the tray operation is complete. At this time, the pickup is parallel with the notched section of disc tray B (91) in its sliding direction.



Fig. M13 Tray operation

### (3) Tray grounding route

The electrostatic charge in the human body may reach a few kV to tens of kV. The electrostatic charge is released via the following route so that the unit is protected from malfunctioning when the OPEN/CLOSE button is pressed with the tray open (Fig. M14).

In any of those mechanisms of mass-produced products No. 1 to No. 3000, the alumite on the entire bottom side of rail L (822) is scraped off as a substitue method. Thereby, the ground plate spring and the side are brought into contact, thereby grounding the chassis base.

Charged finger

Tapping screw 3×8

i) Charged finger ii) Ground pin of OPEN/CLOSE key switch S004 iii) Tray reinforcement plate (821) iv) Tapping screw 3x8 v) Rail L (822) vi) Ground plate (827) vii) Ground plate spring Viii) Main chassis ix) Unit enclosure Tray reinforcement plate (821)



Fig. M15 Disc tray ground mechanism

# DP-1100B/II

### 5-2-4 FG mechanism

#### (1) Construction

- a) 20 pairs of N and S pole magnets are radially installed under the disc turntable (Fig. M16). These are unified as motor ass'y (10) for service parts.
- b) On the other hand, a PC board with radial and zig-zag circuit patterns is provided, at a slight clearance (0.2 to 0.7 mm) from the above ass'y. (Fig. M17)
- c) The relative position between the above two is shown in Fig. M18.

#### (2) Operation

When the disc motor rotates, an AC electromotive force appears in the FG PCB due to the magnetic field created by the magnet combination. This force is taken as the FG signal to detect the rotating speed of the disc motor.



#### Fig. M16 FG magnet



Fig. M17 FG PCB



Fig. M18 Disc motor ass'y







# 5-3 REPLACEMENT AND REMOVAL OF MAIN COMPONENTS

#### 5-3-1 Replacement of pickup (Figs. M20, M21 and M22)

- Remove screw (61) (M2×8) mounting roller (60) as shown.
- Be sure to insert a service short pin into laser pickup (38).
- Disconnect the connectors (5-P socket ass'y (808) and 4-P socket ass'y (807) from laser pickup (38), and desolder the three lead wires.
- Note: Make sure to use a grounded soldering iron. Also, ground the chassis in the mechanism section and the body of the service engineer.

 Remove two screws (55) (M3 × 4) mounting laser pickup (38), and the pickup will be detached.

NP-11NNR/

- Assembly should be carried out carefully in the reverse procedure.
  - Notes: Short pin should not be taken off from the new pickup till completion of wire connection.
    - Avoid touching the pickup lens.
    - When it is difficult to mount the pickup in pickup mount ass'y (816), unfasten the pickup spring (51) at one side for easy mounting. In this case, avoid loosening pickup adjustment screws (82) and (84), because this causes the pickup to go out of adjustment.
    - When mounting the new pickup, be sure to apply lubricant to the specified points, as shown in Fig. M46. (Refer to 5.4 "Lubricant application points".)



Fig. M22 Replacement of laser pickup (3)



#### 5-3-2 Replacement of disc motor on FG PCB

Remove two screws (3) (M2.6  $\times$  6) mounting the clamper lever mount so that the overall clamper lever mount ass'y can move freely with the lead wires kept connected. (Fig. 1)

Remove push rivet (1) ( $\phi$ 3 × 3.5) and take out FG cover (800). (See exploded view.)

Remove four screws (3) (M2.6  $\times$  6) mounting the disc motor. -

Desolder the lead wires from FG PCB (5), and the FG PCB will be detached.

Desolder the disc motor lead wires (red and black) from loading motor PCB (27), and disc motor ass'y (10) will be detached. (Fig. M23)

Assembly should be carried out in the reverse procedure. Note: When securing the disc motor by screws, note that one screw has a toothed washer (4).



Fig. M23 Replacement of FG PCB and disc motor

### 5-3-3 Replacement of pickup carry motor in pickup slide mechanism section

Remove screw (3) (M2.6×6) mounting the carry motor mount and screw (3) (M2.6×6) mounting the thrust bearing, and separate it into the carry motor section, guide rack section and thrust bearing (17). (Fig. M24)

Remove screw (11) (M2.6  $\times$  12) mounting the guide rack, and the guide rack section will be separated into the pickup section and guide rack ass'y (19).

Remove screw (22) (M2.6 $\times$ 5) mounting the carry motor, and the carry motor section will be separated into motor mount (23) and motor ass'y (26).

Desolder the terminal section of carry motor ass'y (26).

Assembly should be carried out in the reverse procedure.

Note: Be sure to put gear WH (21) in the drive shaft to its full depth.

Note: In assembly, solder the terminal section with motor polarities set as shown in Fig. M25 (the terminal which has a boss nearby is set to the capacitor side).



Fig. M24 Replacement of pickup slide mechanism

#### Fig. M25 Replacement of pickup carry motor

#### 5-3-4 Replacement of loading motor on loading gear group

Remove screw (3) (M2.6  $\times$  6) mounting the clamper lever mount so that overall clamper lever mount ass'y (814) can move freely.

Remove screw (11) (M2.6  $\times$  12) mounting the mechanism chassis so that the overall mechanism chassis ass'y can move freely.

Note: When removing screw (11), be careful not to damage the lead wire (brown) of leaf switch (S001) in overall clamper lever mount ass'y (814).

Remove gear support washer (65) ( $\phi$ 2.1), and gear B (66), gear C (67), gear A (70), gear E (68) and gear E ass'y (69) will be detached in that order. When removing gear A (70), slightly raise mechanism chassis ass'y (803).

Note: Take special care in removal of gears, since gear A (70) is extremely susceptible to damage. When removing gear E (68), be careful not to break a gear leg in opening it with tweezers as shown.

Remove screw (71) (M2.6  $\times$  3.5, black) mounting the loading motor, and loading motor ass'y (74) will be detached.

Desolder the terminal section of loading motor ass'y (74).

Assembly should be carried out in the reverse procedure.

- Notes: When putting in gears, be careful not to damage them. Especially, as gear A (70) is susceptible to damage, take adequate care in removal work.
  - When mounting the loading motor by screw (71), avoid application of excessive turque to the screw, as this may cause a broken thread.
  - When replacing the loading motor or resoldering it, pay attention to motor polarities. As shown in Fig. M26-B, the hole section in the panel side is the specified soldering point and motor mounting location.



Fig. M26 Replacement of loading gears



Fig. M26-B

#### 5-3-5 Replacement of tray

Remove the four tapping screws of the panel reinforcement plate and the four red tapping screws securing the mechanism to the unit as shown in Fig. M28, restore the tray to the state that it is nearly housed in, then lift up the mechanism in its rear side as shown in Fig. M28-a. The metal fixture (right) of the rail will then be detached sideways.

Detach this metal fixture, then restore the mechanism to the original location, and the tray can be pulled out forwards manually.

Note: The tray can be detached with a short shaft screwdriver for M2.6 without removing the above eight screws as shown in Fig. M27.

Draw out the tray in its opening direction, slowly. Assembly should be carried out in the reverse procedure.

- Notes: When putting in the tray, make sure that gear C is engaged with the drive rack.
  - Be careful not to damage the rollers of main chassis ass'y (28) by the edges of the rails.











#### 5-3-6 Replacement of mechanism chassis rubber cushion

Remove screw (3) (M2.6 $\times$ 6) mounting the clamper lever mount so that overall clamper lever mount ass'y (814) can move freely. (Fig. M3)

Remove screw (11) (M2.6  $\times$  12) mounting the mechanism chassis so that mechanism chassis ass'y (803) can move freely.

Note: Be careful not to damage the lead wire (brown) of leaf switch S001 in the clamper lever mount.

Detach spacer (12).

Detach cushion (14) by gently pushing it from above with mechanism chassis ass'y (16) slightly raised.

Note: When raising mechanism chassis ass'y (16), take adequate care not to damage gear A (70) by carry motor PCB (87).

Assembly should be carried out in the reverse procedure.

#### 5-3-8 Replacement of clamper lever mount

Remove screw (3) (M2.6×6) of head amplifier PCB mounting metal fixture (30) and screw (3) (M2.6×6) of clamper lever mount (814). (Fig. M3)

Remove pan head screw (13) (M2 $\times$ 6) of leaf switch S001 taking care not to damage the brown wire, and the clamper lever mount will be detached. (Fig. M10)

Remove E-ring (54) ( $\phi$ 3), and clamper gear (53) will be detached.

Assembly should be carried out in the reverse procedure.

### 5-3-7 Removal of head amplifier PCB

Remove screw (3)  $(M2.6 \times 6)$  of head amplifier PCB mounting metal fixture (30) so that head amplifier PCB ass'y (812) can be detached from the mechanism section.



Be sure to insert the service short pin to laser pickup (38). (Fig. M22)

Note: Make sure to use a grounded soldering iron. Also, ground the chassis in the mechanism section and the body of the service engineer.

Ļ

Desolder the wires and pull out the connectors from head amplifier PCB ass'y (812).

Assembly should be carried out in the reverse procedure.

Note: Short pin should not be taken off from the pickup till completion of connection.

### **5-4 LUBRICANT APPLICATION POINTS**

When replacing a component, when the operation of each section goes out of order, check that lubricant (300,000 unit silicon oil) has been applied to the following points:

- (1) Worm and gear WH in carry motor (Fig. M47)
- (2) Drive shaft (300,000 unit silicon oil) (Fig. M47)
- (3) Worm T and guide rack (300,000 unit silicon oil) (Fig. M47)
- (4) When replacing the pickup, be sure to apply 300,000 unit silicon oil between the pickup and its support screw. Without such application, note that the pickup cannot be adjusted.
- (5) Sliding section between pickup roller and mechanism chassis (300,000 unit silicon oil)

DP-11008/11

- (6) Cam section of clamper gear (300,000 unit silicon oil)
- (7) Disc motor shaft and center ring (300,000 unit silicon oil) (Fig. M49)
- (8) Cam section and rack spring sliding section in tray (300,000 unit silicon oil)
- (9) Lock lever and lock pin of tray
- (10) Sliding section between clamper lever and lock lever adjustment screw

Note: 300,000 unit silicon oil (Parts No. W01-9991-00)



Lubricant application point



### **5-5 CLAMPER LEVER HEIGHT ADJUSTMENT**

nnr/

When the disc motor does not rotate even if a disc is loaded, or when no data TOC is read even if the disc motor rotates (e.g. it rotates infinitely), or when a friction sound occurs in rotation of the disc motor, the clamper lever may be in contact with the clamper.

- a) In this case, adjust by turning the height adjustment screw
  (Fig. M39-a) so that the ratio of clearances A and B is A:B
  = 2:3 with the disc clamped as shown in Fig. M39-b.
- b) When this problem is not desolved even by the method mentioned above, turn the clamper and see if the clearance (C), which can be checked through the notched section of the clamper, is almost the same at several points when turning.

When the clearance is smaller at right and left, correct it by pushing the clamper lever manually. (Fig. M40)

 c) Lock lever ass'y (813) is also provided with an adjustment screw which is used as in clamper lever height adjustment (Fig. M39-d) with tray open.

This screw is used in adjustment only when the clamper creates friction with tray A in loading of disc or when sound occurs by the clamper striking the top case.

As shown in Fig. M41, adjust this screw so that the clamper is kept from striking the top case also meeting the application of tray A to clamper clearance (d)  $\geq$  1 [mm].



Fig. M39 Clamper lever height adjsutment



Fig. M41 Clamper lever height adjustment with tray open



Fig. M40 Clamper lever-plate clearance check

#### **5-6 WIRE CONNECTION AND BUNDLING**

- 1. Wire connection for motors and leaf switches is as shown in Fig. M42.
  - 1) Connect the black, yellow, red and orange wires from the 4-P socket to BLK, YEL, RED and ORG wires, respectively.
  - 2) Connect the blue wire of the 3-P socket to the blue wire of the start limit detection leaf switch through the loading motor PCB, the brown wire to the brown wire of the closed tray detection leaf switch through the same PCB, and the gray wire to the gray wire of the opened tray detection leaf switch directly.
  - Connect the red and black wires of the disc motor to the D.RED and D.BLK wires in the loading motor PCB, respectively.
    - Note: When wire connection is made as instructed in paragraph 1) and 2), the red wire of the disc motor is connected with the black wire of the 4-P socket, and the black wire with the red wire.
- 2. Wiring is performed as shown in Figs. M43 M46.
  - 1) Perform wiring of the motor PCB exactly as shown in Fig. M43. In this case, note the following three points:
    - a) Slacken the wire indicated by arrow A.
    - b) Slightly bend the section indicated by arrow **B** in the direction in which the wire is put in.
    - c) Bring the locking part of the wire band upward indicated by arrow C, as shown.
  - 2) Perform wire bundling in the rear of the main chassis exactly as shown in Fig. M44. In this case, the number of wires to be bundled in the locking part is 8, and that in the head amplifier PCB is 9.
  - 3) In wiring the pickup section, solder the red, black and yellow wires exactly as shown in Fig. 45, and secure these three wires by a wire clamp.
  - 4) In wiring the head amplifier PCB ass'y, solder the red, black and yellow wires exactly as shown in Fig. M46. In addition, make sure that no contact occurs between any two of the transistors, coils and capacitors shown in Fig. M46.



**P-11111** R/









Fig. 45 Wiring of pickup section





Fig. M46 Wiring of head amplifier PCB ass'y



Fig. M42 Connections for motors and leaf switches

### **14. SPECIFICATIONS**

#### **DP-1100B**

P-11NNR

| Compact disc player       |                                 |
|---------------------------|---------------------------------|
| Disc loading system       | Linear skate disc loading.      |
|                           | mechanism                       |
| Frequency response        | .2 Hz to 20 kHz, $\pm 0.5$ dB   |
| Dynamic range             | .95 dB or more                  |
| Signal-to-noise ratio     | .95 dB or more                  |
| Total harmonic distortion | Less than 0.0015% (1 kHz).      |
| Channel separation        | .90 dB or more (1 kHz)          |
| Wow and flutter           | Below measurable limit          |
| Output level              | .2 V                            |
| Output impedance          | .600 <b>Ω</b>                   |
| Sampling frequency        | .44.1 kHz                       |
| Quantization              | .16 bit linear quantizing/chan- |
|                           | nel                             |
| Spindle speed             | .200 to 500 rpm                 |
| Pickup                    | .Semiconductor laser (GaAlAs)   |
| Error correction          | .C.I.R.C                        |
| Tune selection            | .TNO (Music No.), INDEX (In-    |
|                           | dex No.)                        |
| Number of tune search     | .Up to 99                       |
| Access time               | Average 2 seconds.              |
| Number of memory          | .16                             |
| Repeat play               | .Endless                        |
| Power supply              | .AC 120 V, 60 Hz (USA and       |
|                           | Canada)                         |
|                           | AC 120 V to AC 220/240 V,       |
|                           | 50/60 Hz (Others)               |
| Power consumption         | .20 W (USA),                    |
|                           | 23 W (Others)                   |
| Dimensions                | .440(W) × 88(H) × 310(D) mm     |
| Weight                    | .6.8 kg                         |

#### **Remote control unit**

| System             | Infrared control                            |
|--------------------|---------------------------------------------|
|                    | Wave length; 930 nm                         |
| Effective distance | 4 m                                         |
| Effective angle    | $\dots \pm 30^{\circ}$ from the center axis |
| Dimensions         | 140(H)×54(W)×12(D) mm                       |
| Batteries          | AAA or R03 $\times$ 2 (option)              |
| Weight             | 50 g (without batteries)                    |

### **DP-1100**II

| Compact | disc | player | ſ |
|---------|------|--------|---|
|---------|------|--------|---|

| Disc loading system       | Linear skate disc loading. |  |  |
|---------------------------|----------------------------|--|--|
|                           | mechanism                  |  |  |
| Frequency response        | .2 Hz to 20 kHz, ±0.5 dB   |  |  |
| Dynamic range             | .95 dB                     |  |  |
| Total harmonic distortion | .0.0015% (1 kHz)           |  |  |
| Channel separation        | .90 dB (1 kHz)             |  |  |
| Wow and flutter           | .Below measurable limit    |  |  |
| Output level              | .2 V .                     |  |  |
| Sampling frequency        | .44.1 kHz                  |  |  |
| Quantization              | .16 bit linear 1 channel   |  |  |
| Pickup                    | .Semiconductor laser       |  |  |
| Power supply              | .AC 120 V, 60 Hz (USA and  |  |  |
|                           | Canada)                    |  |  |
|                           | AC 120 V to AC 220/240 V,  |  |  |
|                           | 50/60 Hz (Others)          |  |  |
| Power consumption         |                            |  |  |
| Dimensions                | .W 440 mm (17-5/16")       |  |  |
|                           | H 88 mm (3-15/32")         |  |  |
|                           | D 310 mm (12-7/32")        |  |  |
| Weight                    | .6.8 kg (15 lb)            |  |  |
| Pamata control unit       |                            |  |  |
| nemote control unit       |                            |  |  |

| System             | Infrared control                     |
|--------------------|--------------------------------------|
|                    | Wave length; 930 nm                  |
| Effective distance | 6 m                                  |
| Effective angle    | $\pm30^{\circ}$ from the center axis |
| Dimensions         | 140(H)×54(W)×12(D) mm                |
| Batteries          | AAA or R03 × 2                       |
| Weight             | 50 g (without batteries)             |

Kenwood follows a policy of continuous advancements in development. For this reason specifications may be changed without notice.

Kenwood poursuit une politique de progrès constants en ce qui doncerne le développement. Pour cette raison, les spécifications sont sujettes à modifications sans préavis.

Kenwood strebt ständige, Verbesserungen in der Entwicklung an. Daher bleiben Änderungen der technischen Daten jederzeit vorbehalten.