## Synchronization circuit with synchronized vertical divider system for 60 Hz

## FEATURES

## Synchronization and horizontal part

- Horizontal sync separator and noise inverter
- Horizontal oscillator
- Horizontal output stage
- Horizontal phase detector (sync to oscillator)
- Triple current source in the phase detector with automatic selection
- Normal phase detector time constant is increased to fast during the vertical blanking period (external switching for VTR conditions not necessary)
- Slow phase detector time constant and gated sync pulse operation are automatically switched on by an internal sync pulse noise level detection circuit
- Fast phase detector time is switched on for locking
- Time constant externally switchable
- Inhibit of horizontal phase detector and video transmitter identification circuit during equalizing pulses and vertical sync pulse
- Inhibit of horizontal phase detector during separated vertical sync pulse
- Second phase detector for storage compensation of the line output stage
- 3-level sandcastle pulse generator
- Automatic adaption of the burst key pulse width
- Video transmitter identification circuit
- Stabilizer and supply circuit for starting the horizontal oscillator and output stage directly from the mains rectifier
- Horizontal output current with constant duty factor value of $55 \%$
- Duty factor of the horizontal output pulse is $55 \%$ when the horizontal flyback pulse is absent.


## Vertical part

- $f_{V}=60 \mathrm{~Hz}(M)$ system
- Vertical synchronization pulse separator without external components and two integration times
- Zener diode reference voltage source for the vertical sawtooth generator and vertical comparator
- Divider system with three different reset enable windows
- Synchronization is set to 528 divider ratio when no vertical sync pulse and no video transmitter is identified
- Divider window is forced to wide window when a vertical sync pulse is detected within the window provided by reset divider and end of vertical blanking period, on condition that the voltage on pin 18 is $\leq 1.2 \mathrm{~V}$
- Divider ratio is $528\left(f_{V}=60 \mathrm{~Hz}\right)$ for DC signal on pin 5
- Linear negative-going sawtooth generated via the divider system (no frequency adjustment)
- Comparator with low DC level feedback signal
- Output stage driver
- $f_{V}=60 \mathrm{~Hz}$ identification output combined with mute function
- Start of vertical blanking is shifted to the start of the pre-equalizing pulses when the divider ratio is between 522 and 528 lines per picture
- Guard circuit which generates the vertical blanking pulse level on the sandcastle output pin 17 when the feedback level at pin 2 is not within the specified limits.


## GENERAL DESCRIPTION

The TDA2579C is an integrated circuit generating all requirements for synchronization of its horizontal oscillator and output stage plus those of the vertical part which comprises a divider system, sawtooth generator, comparator and output stage.
The TDA2579C is almost identical to the TDA2579B. It is optimized for the $\mathrm{M}(60 \mathrm{~Hz}) \mathrm{TV}$ system.

ORDERING INFORMATION

| EXTENDED TYPE <br> NUMBER | PACKAGE |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | PINS | PIN POSITION | MATERIAL | CODE |
| TDA2579C | 18 | DIL | plastic | SOT102 |

## Synchronization circuit with synchronized

TDA2579C vertical divider system for 60 Hz

QUICK REFERENCE DATA

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply |  |  |  |  |  |  |
| $\mathrm{I}_{16}$ | minimum required current for starting horizontal oscillator and output stage |  | 6.2 | - | - | mA |
| $\mathrm{V}_{10}$ | main supply voltage |  | - | 12 | - | V |
| $\mathrm{l}_{10}$ | supply current |  | - | 70 | - | mA |
| Input signals |  |  |  |  |  |  |
| $\mathrm{V}_{5-9}$ | sync pulse input amplitude |  | 0.05 | - | 1 | V |
| $\mathrm{l}_{12}$ | horizontal flyback pulse input current |  | 0.2 | 1 | - | mA |
| $\mathrm{V}_{2}$ | vertical comparator input voltage AC (peak-to-peak value) DC |  | - | $\begin{array}{\|l} 0.8 \\ 1 \end{array}$ | \|- | $\begin{array}{\|l\|} \mathrm{V} \\ \mathrm{~V} \end{array}$ |
| Output signals |  |  |  |  |  |  |
| $\mathrm{V}_{11}$ | horizontal output voltage (open collector) | $\mathrm{I}_{11}=25 \mathrm{~mA}$ | - | - | 0.5 | V |
| $\mathrm{V}_{1}$ | vertical output stage driver (emitter follower) | $\mathrm{I}_{1}=1.5 \mathrm{~mA}$ | 5 | - | - | V |
| $\mathrm{V}_{17}$ | ```sandcastle output voltage levels burst key horizontal blanking vertical blanking``` |  | $9.8$ | $\begin{aligned} & - \\ & 4.5 \\ & 2.5 \end{aligned}$ |  | $\left\lvert\, \begin{array}{\|l} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~V} \end{array}\right.$ |
| VIDEO TRANSMITTER IDENTIFICATION OUTPUT; note 1 |  |  |  |  |  |  |
| $\mathrm{V}_{13}$ | output voltage | no sync pulse present | - | - | 0.32 | V |
| $\mathrm{l}_{13}$ | output current | no sync pulse present | - | - | 5 | mA |
| $\mathrm{V}_{13}$ | output voltage | sync pulse present; divider ratio <576 | - | 7.6 | - | V |

Note

1. Open collector loaded with external resistor to positive supply.


## Synchronization circuit with synchronized vertical divider system for 60 Hz

PINNING

| SYMBOL | PIN | DESCRIPTION |
| :--- | :---: | :--- |
| V OUT | 1 | vertical driver output |
| FB | 2 | vertical feedback input |
| SAW | 3 | vertical sawtooth generator |
| VDC | 4 | vertical deflection current output |
| VID | 5 | video signal input |
| CSL | 6 | slicing level storage capacitor |
| RSL | 7 | slicing level resistor |
| $\varphi_{1}$ | 8 | phase detector $\varphi_{1}$ |
| GND | 9 | ground (0 V) |
| V $_{\text {P }}$ | 10 | main supply voltage (+12 V) |
| H$_{\text {OUT }}$ | 11 | horizontal driver output |
| FLYB | 12 | horizontal flyback pulse input |
| MUTE | 13 | mute output |
| $H_{\text {SHIFT }}$ | 14 | horizontal picture shift capacitor |
| H $_{\text {OSC }}$ | 15 | horizontal oscillator frequency <br> setting |
| STAB | 16 | start circuit stabilizer input |
| SC | 17 | sandcastle output |
| DET | 18 | coincidence detector output |

## FUNCTIONAL DESCRIPTION

The TDA2579C generates both horizontal and vertical drive signals, a 3-level sandcastle output pulse, a transmitter identification signal and 60 Hz window information.

The horizontal oscillator and horizontal output stage functions are started via the supply current into pin 16. The required current has a typical value of 5 mA which can be taken directly from the mains rectifier. The horizontal output transistor at pin 11 is not conducting until the supply current at pin 16 has reached its typical value. The starting circuit has a hysteresis of approximately 1 mA . The horizontal output current of pin 11 starts at a duty cycle of $60 \%$. All other IC functions are enabled via the main supply voltage on pin 10.
The pin 16 supply system enables slaved synchronized switch mode systems in which the horizontal output signal of the TDA2579C is used as master signal. In such a system the 12 V supply (main supply at pin 10) can be generated by the line output stage.
An internal Zener diode reference voltage is used for the vertical processing part. The IC embodies a synchronized

divider system for generating the vertical sawtooth at pin 3. Thus no vertical frequency adjustment is required.
The circuit operation is restricted to the $M\left(f_{v}=60 \mathrm{~Hz}\right)$ system.

## Vertical part (pins 1, 2, 3 and 4)

The IC embodies a synchronized divider system for generating the vertical sawtooth at pin 3 . The divider system has an internal frequency doubling circuit, thus the horizontal oscillator is operating at its nominal line frequency and one line period equals 2 clock pulses. No vertical frequency adjustment is required due to the divider system. The divider system operates with 3 different reset windows for maximum interference/disturbance protection.
The windows are activated via an up/down counter. The counter increases its value by 1 each time the separated vertical sync pulse is within the window being searched. The count is reduced by 1 when the vertical sync pulse is not present.
The reset of the counter system (clock pulse 0 ) is at half a line period after the start of the vertical pulse at pin 5.

## Synchronization circuit with synchronized vertical divider system for 60 Hz

In accordance with the convention for the M system, field one line 1 number 1 starts at the first equalizing pulse, the reset of the divider system is at the start of line 4 for the first field and in the middle of line 265 for the second field.

## Divider system

Mode A: large (SEARCH) Window
Divider ratio between 488 and 576.
This mode is valid for the following five conditions:

1. Divider is locking to a new transmitter.
2. Divider ratio found, not being within the narrow window limits.
3. Up/down counter value of the divider system operating in the narrow window mode decreases below count 1.
4. External forced setting. This can be achieved by loading pin 18 with a $220 \Omega$ resistor to earth or by connecting a 3.6 V stabistor diode between pin 18 and ground.
5. A vertical sync pulse was detected within the interval provided by reset divider (at 528) and the end of the vertical blanking while the voltage at pin 18 is $\leq 1.2 \mathrm{~V}$.

## Mode B: narrow window

Divider ratio between 522 and 528.
The divider system switches over to this mode when the up/down counter has reached its maximum value of 12 approved vertical sync pulses in the large window mode. When count 12 is reached the vertical sync pulse is tested for the standard TV-norm being the divider ratio 525. When this value is valid for the 12th vertical pulse, the up/down counter is reset to 0 and the up/down counter tests for a valid 525 divider ratio. When at the 12th vertical pulse the divider ratio is not equal to $n=525$ then the divider system remains in the narrow window mode and remains testing for the standard TV-norm. When the divider operates in this mode and a vertical sync pulse is missing within the window the divider is reset at the end of the window and the counter value is decreased by 1 . At a counter value below count 1 the divider system switches over to the large window mode.

Mode C: standard tv-norm
Divider ratio 525; $\mathrm{f}_{\mathrm{V}}=60 \mathrm{~Hz}$.
When the up/down counter has reached its maximum value of 12 in the narrow window mode and the divider ratio equals $\mathrm{n}=525$ the information applied to the up/down counter is changed such that now the standard divider ratio value is tested and the up/down counter is reset to 0 .

When the up/down counter reaches the value of 14 approved M TV-norm pulses the divider system is changed over to the standard divider ratio mode. In this mode the divider is always reset at the standard value even if the vertical sync pulse is missing. A missed vertical sync pulse decreases the counter value by 1. When the counter reaches the value of 10 the divider system is switched over to the large window mode. The standard TV-norm condition provides maximum protection for video recorders playing tapes with anti-copy guards.

Mode D: no tv transmitter found
At pin 18 the voltage level is less than 1.2 V .
In this condition, only noise is present and no vertical sync pulse is detected, the divider is reset to count 528. In this way a stable picture display at normal height is achieved.

Mode E: video tape recorders in feature mode
NTSC (M system) 3-speed video tape recorders
It should be noted that some VTRs operating in the picture search mode, generate such distorted pictures that the no TV transmitter detection circuit can be activated as the voltage on pin 18 drops below 1.2 V . This would imply a rolling picture (Mode D). In general VTRs do use a re-inserted vertical pulse in the feature mode. Therefore the divider system has been designed such that the divider is forced to the wide window mode when $\mathrm{V}_{18}$ is below 1.2 V and a vertical sync pulse is detected within the window provided by the reset divider at 528 and the end of the vertical blanking period.

## General

The divider system also generates the anti-top-flutter pulse which inhibits the Phase 1 detector during the vertical sync pulse. The width of this pulse depends on the divider mode. For the divider mode $A$ the start is generated at the reset of the divider. In modes B and C the anti-top-flutter pulse starts at the beginning of the first equalizing pulse sequence. The anti-top-flutter ends after the second equalizing pulse sequence.

The vertical blanking pulse is also generated via the divider system. The start is at the reset of the divider while the blanking pulse ends at count 34, the middle of line 21 of field 1 and at the end of line 283 of field 2.

The vertical blanking pulse generated at the sandcastle output pin 17 is made by adding the anti-top-flutter pulse and the blanking pulse. In this way the vertical blanking pulse starts at the beginning of the first equalizing pulse when the divider operates in the B or C mode.

## Synchronization circuit with synchronized vertical divider system for 60 Hz

## Vertical sawtooth

To generate a vertical linear sawtooth voltage a capacitor should be connected to pin 3 . The recommended value is 150 nF to 330 nF . The capacitor is charged via an internal current source starting at the reset of the divider system. The voltage on the capacitor is monitored by a comparator which is also activated at reset. When the capacitor has reached a voltage value of 5.0 V the voltage is kept constant until the charging period ends. The charging period width is 26 clock pulses. At clock pulse 26 the comparator is switched off and the capacitor is discharged by an npn transistor current source the value of which can be set by an external resistor connected between pin 4 and ground (pin 9). Pin 4 is connected to a pnp transistor current source which determines the current of the npn current source at pin 3 . The pnp current source on pin 4 is connected to an internal Zener diode reference voltage which has a typical voltage of 7.5 V . The recommended operating current range is 10 to $75 \mu \mathrm{~A}$. The resistor at pin 4 should be 100 to $770 \mathrm{k} \Omega$. By using a double current mirror concept the vertical sawtooth pre-correction voltage can be set to the required value by external components connected between pins 3 and 4 or by superimposing a correction voltage in series with the earth connection of the resistor connected to pin 4.
The vertical amplitude is set by the current of pin 4.

## Vertical feedback

The vertical feedback voltage of the output stage has to be applied to pin 2. For the normal amplitude adjustment the values are $D C=1 \mathrm{~V}$ and $A C=0.8 \mathrm{~V}(p-p)$.
The low DC voltage value improves the picture bounce behaviour as less parabola compensation is required. Even a DC-coupled feedback circuit is possible.

## Vertical guard

The IC also contains a vertical guard circuit. This circuit monitors the vertical feedback signal on pin 2 . When the level on pin 2 is below 0.35 V or higher than 1.85 V the guard circuit inserts a continuous voltage level of 2.5 V in the sandcastle output signal of pin 17. This results in blanking of the picture displayed, thus preventing a burnt-in horizontal line.

## Vertical driver output

The driver output is at pin 1, it can deliver a drive current of 1.5 mA at 5 V output. The internal impedance is approximately $170 \Omega$. The output pin is also connected to an internal current source with a sink current of 0.25 mA .

## Integration time of the vertical synchronization pulse

 separatorThe vertical sync separator has two integration times:

- long time; typical $19 \mu \mathrm{~s}$, valid for $1.8 \leq \mathrm{V}_{18} \leq 7.8 \mathrm{~V}$ (no noise detected)
- short time; typical $12 \mu \mathrm{~s}$, valid for noise detected and $\mathrm{V}_{18} \geq 1.2 \mathrm{~V}$.
When $\mathrm{V}_{18}$ drops below 1.2 V , the integration time is forced back to $19 \mu$ s to prevent switching of the divider system to the wide window mode for noise only conditions

Sync separator, phase detector and TV-station identification (pins 5, 6, 7 and 18)
SYNC SEPARATOR
The video input signal is connected to pin 5 . The sync separator is designed such that the slicing level is independent of the amplitude of the sync pulse. The black level is measured and stored in the capacitor at pin 7. The slicing level is stored in the capacitor at pin 6 . The slicing level value can be chosen by the value of the external resistor connected between pins 6 and 7. The value is given by the formula:
$p=\frac{R_{S}}{5.3 \times R_{S}} \times 100\left(R_{S}\right.$ value in $\left.k \Omega\right)$.
Where $R_{S}$ is the resistor connected between pins 6 and 7 and the top sync levels equals $100 \%$. The recommended resistor value is $5.6 \mathrm{k} \Omega$.

## BLACK LEVEL DETECTOR

A gating signal is used for the black level detector. This signal is composed of an internal horizontal reference pulse with a duty factor of $50 \%$ and the flyback pulse at pin 12. In this way the TV transmitter identification operates also for all DC conditions at input pin 5 (no video modulation, plain carrier only).
During the vertical blanking interval the slicing detector is inhibited by a signal which starts with the anti-top-flutter pulse and ends with the reset of the vertical divider circuit. In this way shift of the slicing level due to the vertical sync signal is reduced and separation of the vertical sync pulse is improved.
An internal noise inverter is activated when the video level at pin 5 decreases below 0.7 V .

## Synchronization circuit with synchronized vertical divider system for 60 Hz

TDA2579C

## NOISE LEVEL DETECTOR

The IC also embodies a built-in sync pulse noise level detection circuit. This circuit is directly connected to pin 5 and measures the noise level at the middle of the horizontal sync pulse. When a signal-to-noise level (S/N) of $\leq 19 \mathrm{~dB}$ is detected a counter circuit is activated.
$\mathrm{S} / \mathrm{N}=20 \log \frac{\text { Video voltage (black-to-white signal) }}{\text { Noise (RMS) }}$
A video input signal is processed as "acceptable noise free" when 12 out of 15 sync pulses have a noise level below 19 dB for successive field periods. The sync pulses are processed during a 15 line width gating period generated by the divider system. The measuring circuit has a built-in noise level hysteresis of approximately 3 dB . The use of a filter of $1 \mathrm{k} \Omega$ and 150 pF in front of pin 5 reduces the noise content of the CVBS signal by approximately 6 dB .
When the "acceptable noise free" condition is found the phase detector of pin 8 is switched to not gated and normal time constant. When a higher sync pulse noise level is found the phase detector is switched over to slow time constant and gated sync pulse detection. At the same time the integration time of the vertical sync pulse separator is reduced providing $\mathrm{V}_{18}>1.2 \mathrm{~V}$.

## PHASE DETECTOR (SEE FIG.3)

The phase detector circuit is connected to pin 8. This circuit consists of 3 separate phase detectors which are activated depending on the voltage of pin 18 and the state of the sync pulse noise detection circuit. For normal and fast time constants all three phase detectors are activated during the vertical blanking period, this with the exception of the anti-top-flutter pulse period, and the separated vertical sync pulse time. As a result, phase jumps in the video signal related to the video head, take over of video recorders are quickly restored within the vertical blanking period. At the end of the blanking period the phase detector time constant is increased by a factor of 1.4. In this way there is no requirement for external VTR time constant switching, and thus all station numbers are suitable for signals from VTR, video games or home computers.

For quick locking of a new TV station starting from a noise only signal condition (normal time constant) a special circuit is incorporated. A new TV station which is not locked to the horizontal oscillator will result in a voltage decrease below 0.1 V at pin 18 . This will activate a field period counter which switches the phase detector to fast for 3 field periods during the vertical scan period. The horizontal oscillator will now lock to the new TV station and as a result, the voltage on pin 18 will increase to approximately 6.5 V . When pin 18 reaches a level of 1.8 V the mute output transistor of pin 13 is switched off and the divider is set to the large window. In general the mute signal is switched off within $5 \mathrm{~ms}\left(\mathrm{C}_{18}=47 \mathrm{nF}\right)$ after reception of a new TV signal. When the voltage on pin 18 reaches a level of 5 V , usually within 15 ms , the field counter is switched off and the time constant is switched from fast to normal during the vertical scan period.

If the new TV station is weak, the sync noise detector is activated. This will result in a change over of pin 18 voltage from 6.5 V to approximately 10 V . When pin 18 exceeds the level of 7.8 V the phase detector is switched to slow time constant and gated sync pulse condition. The phase detector output current during the blanking period is now reduced from 2 mA to 1.35 mA .
When desired, most conditions of the phase detector can also be set by external means in the following way:

- fast time constant, TV transmitter identification circuit not active, connect pin 18 to ground (pin 9)
- fast time constant, TV transmitter identification circuit active, connect a $220 \mathrm{k} \Omega$ resistor between pin 18 and ground; this condition can also be set by using a 3.6 V stabistor diode instead of a resistor
- slow time constant (with the exception of the vertical blanking period), connect pin 18 via a $10 \mathrm{k} \Omega$ resistor to +12 V (pin 10); in this condition the transmitter identification circuit is not active
- no switching to slow time constant required (transmitter identification circuit active), connect a 6.8 V Zener diode between pin 18 and ground.


## Synchronization circuit with synchronized

 vertical divider system for 60 HzTDA2579C


## Explanation of areas $A$ to $G$ shown in Fig. 3

| A | switching over to new TV station activates 3 field <br> period counter |
| :--- | :--- |
| B | noise only condition |
| C | TV transmitter identification hysteresis range |
| D | fast time constant |
| C-E | fast time constant hysteresis range |
| F | normal time constant |
| G | sync pulse noise level detection circuit forces <br> pin 18 to $>7.8 \mathrm{~V}$ while signal-to-noise level <br> $<19$ dB; slow time constant and gated sync pulse <br> operation. |

## Supply (pins 9, 10 and 16)

The IC has been designed such that the horizontal oscillator and output stage operate a very low supply current into pin 16. The horizontal oscillator starts at a supply current of approximately $4 \mathrm{~mA}\left(\mathrm{~V}_{16}\right.$ approximately 6 V ). The horizontal output stage is forced into the non-conducting stage until the supply current has reached a typical value of 5 mA .
The circuit has been designed such that after starting the horizontal output function, a current drop of approximately 1 mA is allowed.
The starting circuit has the ability to derive the main supply (pin 10) from the horizontal output stage. The horizontal output signal can also be used as oscillator signal for synchronized switched-mode power supplies.

## Synchronization circuit with synchronized vertical divider system for 60 Hz

The maximum allowed starting current is 9.7 mA ( $\mathrm{T}_{\text {amb }}=25^{\circ} \mathrm{C}$ ).
The main supply should be connected to pin 10 and pin 9 should be used for ground. When the voltage on pin 10 increases from zero to its final value (typ. 12 V ) a part of the supply current of the starting circuit is taken from pin 10 via internal diodes and the voltage on pin 16 will stabilize on a typical value of 9.3 V . In stabilized conditions ( $\mathrm{V}_{10}>10 \mathrm{~V}$ ) the minimum required supply current into pin 16 is approximately 2.5 mA .
All other IC functions are switched on via the main supply voltage on pin 10. When this voltage reaches a value of approximately 7 V the horizontal phase detector is activated and the vertical ramp on pin 3 is started. The second phase detector circuit and burst pulse circuit are started when the voltage on pin 10 reaches the stabilized voltage value of pin 16 typical 9.3 V .

To close the second phase detector loop a flyback pulse must be applied to pin 12. When no flyback pulse is detected the duty factor of the horizontal output stage is $50 \%$.
For remote switch-off pin 16 can be connected to ground (via a npn transistor with a collector series resistor of approximately $500 \Omega$ ) which decreases pin 16 voltage to $\leq 5 \mathrm{~V}$ and switches off the horizontal output pulse.

## Horizontal oscillator, horizontal output transistor and second phase detector

The horizontal oscillator is connected to pin 15. The frequency is set by an external RC combination between pin 15 and ground (pin 9). The open collector horizontal output stage is connected to pin 11. An internal Zener diode configuration limits the open voltage of pin 11 to approximately 14.5 V . The horizontal output transistor at pin 11 is blocked until the current into pin 16 reaches a value of approximately 5 mA .
A higher current results in a horizontal output signal at pin 11, which starts with a duty factor of approximately 40\% HIGH.
The duty factor is set by an internal current-source-loaded npn emitter follower stage connected to pin 14 during starting. When pin 16 changes over to voltage stabilization the npn emitter follower and current source load at pin 14 are switched off and the second phase detector is activated, provided a horizontal flyback pulse is present at pin 12. When no flyback pulse is detected at pin 12 the duty factor of the horizontal output stage is set to $50 \%$. The phase detector circuit at pin 14 compensates for storage time in the horizontal deflection output state.

The horizontal output pulse duration is $29 \mu \mathrm{~s}$ HIGH for storage times between $1 \mu \mathrm{~s}$ and $17 \mu \mathrm{~s}$ (flyback pulse of 12 to $29 \mu \mathrm{~s})$. A higher storage time increases the HIGH time.
Horizontal picture shift is possible by forcing an external charge or discharge current into the capacitor at pin 14.

## Mute output and 60 Hz identification (pin 13)

The collector of an npn transistor is connected to pin 13. When the voltage on pin 18 drops below 1.2 V (no TV transmitter) the npn transistor is switched on. When the voltage on pin 18 increases to a level of approximately 1.8 V (new TV transmitter found) the npn transistor is switched off.
This function is available when pin 13 is connected to pin $10(+12 \mathrm{~V})$ via an external pull-up resistor of 10 to $20 \mathrm{k} \Omega$. When no TV transmitter is identified the voltage on pin 13 will be LOW ( $<0.5 \mathrm{~V}$ ).
When an M-system TV transmitter with a divider ratio < 576 ( 60 Hz ) is found an internal pnp transistor with its emitter connected to pin 13 will force the output voltage down to approximately 7.6 V .

## Sandcastle output (pin 17)

The sandcastle output pulse generated at pin 17 has three different voltage levels. The highest level ( 10.4 V ) can be used for burst gating and black level clamping. The second level ( 4.5 V ) is obtained from the horizontal flyback pulse at pin 12 and is used for horizontal blanking. The third level ( 2.5 V ) is used for vertical blanking and is derived via the vertical divider system. For 60 Hz the blanking pulse duration is 34 clock pulses started from the reset of the vertical divider system.

For TV signals which have a divider ratio between 522 and 528 the vertical blanking pulse is started at the first equalizing pulse.

## Synchronization circuit with synchronized

 vertical divider system for 60 HzTDA2579C

LIMITING VALUES
In accordance with Absolute Maximum Rating System (IEC 134)

| SYMBOL | PARAMETER | CONDITIONS | MIN. | MAX. | UNIT |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{I}_{16}$ | start current | $\mathrm{V}_{10}=0 \mathrm{~V}$ | - | 9.7 | mA |
| $\mathrm{~V}_{\mathrm{P}}$ | supply voltage |  | - | 13.2 | V |
| $\mathrm{P}_{\text {tot }}$ | total power dissipation |  | - | 1.2 | W |
| $\mathrm{~T}_{\text {stg }}$ | storage temperature |  | -55 | +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{amb}}$ | operating ambient temperature |  | -25 | +70 | ${ }^{\circ} \mathrm{C}$ |

THERMAL RESISTANCE

| SYMBOL | PARAMETER | THERMAL RESISTANCE |
| :--- | :--- | :---: |
| $R_{\text {th j }-\mathrm{a}}$ | from junction to ambient in free air | $50 \mathrm{~K} / \mathrm{W}$ |

CHARACTERISTICS
$\mathrm{V}_{\mathrm{P}}=\mathrm{V}_{10}=12 \mathrm{~V} ; \mathrm{I}_{16}=6.2 \mathrm{~mA} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$; unless otherwise specified.

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply |  |  |  |  |  |  |
| $V_{P}$ | supply voltage (pin 10) |  | 10 | 12 | 13.2 | V |
| $\mathrm{l}_{16}$ | supply current (pin 16) | note 1 $\begin{aligned} & \mathrm{V}_{10}=0 \mathrm{~V} \\ & \mathrm{~V}_{10}=1 \text { to } 10 \mathrm{~V} ; \\ & \mathrm{T}_{\mathrm{amb}} \leq 70^{\circ} \mathrm{C} \\ & \mathrm{~V}_{10}>10 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 6.2 \\ & 6.2 \\ & 2.5 \end{aligned}$ |  | $\begin{aligned} & 9.7 \\ & 8.7 \\ & 9.7 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{16}$ | stabilized voltage (pin 16) |  | 8.8 | 9.3 | 9.7 | V |
| $\mathrm{l}_{10}$ | current consumption (pin 10) |  | - | 70 | 85 | mA |
| Video input (pin 5) |  |  |  |  |  |  |
| $\mathrm{V}_{5}$ | top sync level |  | 1.5 | 3.1 | 3.75 | V |
| $\mathrm{V}_{5(\mathrm{p}-\mathrm{p})}$ | sync pulse amplitude (peak-to-peak value) | note 2 | 0.05 | 0.6 | 1 | V |
| SL | slicing level | note 3 | 35 | 50 | 65 | \% |
| $\mathrm{t}_{\mathrm{d}}$ | delay between video input and detector output | see Fig. 5 | 0.2 | 0.3 | 0.55 | $\mu \mathrm{S}$ |
| S/N | signal-to-noise ratio with sync pulse noise level detector circuit active | CVBS $=1 \mathrm{~V}$ without filter at pin 5; note 4 | - | 19 | - | dB |
| Sync pulse |  |  |  |  |  |  |
| HYS | noise level detector circuit hysteresis |  | - | 3 | - | dB |
| Noise gate (pin 5) |  |  |  |  |  |  |
| $\mathrm{V}_{5}$ | switching level |  | - | 0.7 | 1 | V |

## Synchronization circuit with synchronized

 vertical divider system for 60 HzTDA2579C

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| First control loop (pin 8) horizontal oscillator to synchronization signal |  |  |  |  |  |  |
| $\Delta f$ | holding range |  | $\pm 700$ | $\pm 800$ | - | Hz |
| $\Delta \mathrm{f}$ | catching range |  | $\pm 700$ | $\pm 800$ | $\pm 1100$ | Hz |
| $\alpha_{C S}$ | control sensitivity video with respect to burst key and flyback pulse: <br> slow time constant <br> normal time constant <br> fast time constant | note 5 <br> note 6 <br> note 6 |  | $\begin{aligned} & 2 \\ & 5 \\ & 3 \end{aligned}$ | - | $\mathrm{kHz} / \mu \mathrm{s}$ <br> $\mathrm{kHz} / \mu \mathrm{s}$ <br> $\mathrm{kHz} / \mu \mathrm{s}$ |
| $\varphi_{10}$ | phase modulation due to hum on the supply line (peak-to-peak value) | note 7 | - | 0.2 | - | $\mu \mathrm{s} / \mathrm{V}$ |
| $\varphi_{16}$ | phase modulation due to hum on the input current (peak-to-peak value) | note 8 | - | 0.08 | - | $\mu \mathrm{s} / \mathrm{V}$ |

Second control loop (pin 14) horizontal flyback to horizontal oscillator

| $\Delta \mathrm{t}_{\mathrm{d}} / \Delta \mathrm{t}_{\mathrm{o}}$ | control sensitivity | $\mathrm{t}_{\mathrm{d}}=10 \mu \mathrm{~s}$ | 200 | 300 | 600 | $\mu \mathrm{~s} / \mu \mathrm{s}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{t}_{\mathrm{d}}$ | control range |  | 1 | - | 45 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{d}}$ | control range for constant duty factor <br> horizontal output |  | 1 | $29-\mathrm{t}_{\mathrm{FB}}$ | - | $\mu \mathrm{s}$ |
|  | control edge of horizontal output signal <br> (pin 11) |  | - | positive | - |  |

Phase adjustment (pin 14) via second control loop

| $\alpha_{\text {CS }}$ | control sensitivity | $\mathrm{t}_{\mathrm{d}}=10 \mu \mathrm{~s}$ | - | 25 | - | $\mu \mathrm{A} / \mu \mathrm{s}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{I}_{14}$ | maximum allowed control current |  | - | - | $\pm 60$ | $\mu \mathrm{~A}$ |

Horizontal oscillator (pin 15) $\mathrm{C}_{\mathrm{osc}}=\mathbf{2 . 7} \mathbf{n F} ; \mathrm{R}_{\mathrm{osc}}=\mathbf{3 4 . 2} \mathbf{~ k} \Omega$

| $\mathrm{f}_{\mathrm{H}}$ | frequency (no sync) |  | - | 15625 | - | Hz |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\Delta \mathrm{f}_{\mathrm{H}}$ | spread (fixed external components, <br> no sync) |  | - | - | $\pm 4$ | $\%$ |
| $\Delta \mathrm{f}_{\mathrm{H}}$ | frequency deviation between starting point <br> output signal and stabilized condition |  | - | +5 | +8 | $\%$ |
| TC | temperature coefficient |  | - | $-1.10^{-4}$ | - | K |

Horizontal output (pin 11) open collector

| $\mathrm{V}_{11 \mathrm{H}}$ | HIGH level output voltage |  | - | - | 13.2 | V |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{~V}_{11}$ | start voltage protection <br> (internal Zener diode) |  | 13 | - | 15.8 | V |
| $\mathrm{I}_{16 \mathrm{~L}}$ | LOW level input current protection output <br> enabled |  | - | 5.0 | 6.2 | mA |
| $\mathrm{~V}_{11 \mathrm{~L}}$ | LOW level output voltage start condition | $\mathrm{I}_{11}=10 \mathrm{~mA}$ | - | 0.1 | 0.5 | V |
| $\delta$ | duty factor output current during starting | $\mathrm{I}_{16}=6.2 \mathrm{~mA}$ | 50 | 60 | 70 | $\%$ |
| $\mathrm{~V}_{11 \mathrm{~L}}$ | LOW level output voltage normal condition | $\mathrm{I}_{11}=25 \mathrm{~mA}$ | - | 0.3 | 0.5 | V |
| $\delta$ | duty factor output current without flyback <br> pulse pin 12 |  | 45 | 50 | 55 | $\%$ |

## Synchronization circuit with synchronized

 vertical divider system for 60 HzTDA2579C

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{OH}}$ | duration of output pulse HIGH | storage time horizontal deflection stage $=10 \mu \mathrm{~s}$ | 27 | 29 | 31 | $\mu \mathrm{s}$ |
| TC | temperature coefficient |  | - | $-4.10^{-2}$ | - | K |
| $\Delta \mathrm{H}_{\mathrm{W}} / \mathrm{H}_{\mathrm{d}}$ | influence of delay time on pulse width of horizontal output signal |  | - | 0.16 | - | $\mu \mathrm{s} / \mu \mathrm{s}$ |
|  | controlled edge |  | - | positive | - |  |
| Sandcastle output signal (pin 17) |  |  |  |  |  |  |
| $\mathrm{V}_{17}$ | output voltage during: burst key horizontal blanking vertical blanking | $\begin{aligned} \mathrm{I}_{\text {load }} & =1 \mathrm{~mA} \\ \mathrm{I}_{\text {load }} & =0.3 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 9.8 \\ & 4.1 \\ & 2.1 \end{aligned}$ | $\begin{aligned} & 10.4 \\ & 4.5 \\ & 2.5 \end{aligned}$ | $\left\lvert\, \begin{aligned} & - \\ & 4.9 \\ & 2.9 \end{aligned}\right.$ | $\begin{array}{\|l} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~V} \end{array}$ |
| $\mathrm{V}_{17}$ | zero level output voltage | $\mathrm{I}_{\text {sink }}=0.5 \mathrm{~mA}$ | - | 0.7 | - | V |
| $\mathrm{t}_{\mathrm{p}}$ | burst key pulse width | 60 Hz | 3.4 | 3.65 | 4 | $\mu \mathrm{s}$ |
| $\mathrm{V}_{12}$ | horizontal blanking level |  | - | 1 | - | V |
|  | vertical blanking | note 9 |  |  |  |  |
| $t_{d 1}$ | phase position burst key time between middle sync pulse at pin 5 and start burst key pulse at pin 17 |  | 2.3 | 2.7 | 3.1 | $\mu \mathrm{S}$ |
| $\mathrm{t}_{\mathrm{d} 2}$ | phase position burst key time between start sync pulse at pin 5 and end of burst key pulse at pin 17 | 60 Hz | - | - | 9.1 | $\mu \mathrm{S}$ |

Coincidence detector, video transmitter identification circuit and time constant switching levels (see Fig.1)

| $\mathrm{I}_{18}$ | detector output current |  | - | 0.25 | - | mA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{18}$ | voltage level for in sync condition | $\varphi_{1}$ normal | 5.8 | 6.4 | 7 | V |
| $\mathrm{V}_{18}$ | voltage level for noisy sync pulse | $\varphi_{1}$ slow and gated | 9 | 10.1 | - | V |
| $\mathrm{V}_{18}$ | voltage level for noise only | note 10 | - | 0.3 | - | V |
| $\mathrm{V}_{18}$ | switching level: <br> normal to fast mute output active and fast to normal field period counter normal to fast mute output inactive fast to normal normal to slow | 3 periods fast locking locking gated sync pulse | $\begin{aligned} & <3.2 \\ & <1.0 \\ & <0.08 \\ & >1.5 \\ & >4.7 \\ & >7.4 \end{aligned}$ | $\begin{aligned} & 3.5 \\ & 1.2 \\ & 0.12 \\ & 1.75 \\ & 5 \\ & 7.8 \end{aligned}$ | $\begin{array}{\|l} 3.8 \\ 1.4 \\ 0.16 \\ 2 \\ 5.3 \\ 8.2 \end{array}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| Video transmitter identification output (pin 13) |  |  |  |  |  |  |
| $\mathrm{V}_{13}$ | output voltage active | no sync; $\mathrm{l}_{13}=2 \mathrm{~mA}$ | - | 0.15 | 0.32 | V |
| $\mathrm{l}_{13}$ | sink current active | no sync; $\mathrm{V}_{13}=1 \mathrm{~V}$ | - | - | 5 | mA |
| $\mathrm{l}_{13}$ | output current inactive | sync 60 Hz | - | - | 1 | $\mu \mathrm{A}$ |
| 60 Hz identification (pin 13) $\mathrm{R}_{13}$ positive supply $15 \mathrm{k} \Omega$ |  |  |  |  |  |  |
| $\mathrm{V}_{13}$ | pnp emitter follower voltage | note 11 | 7.2 | 7.65 | 8.1 | V |

## Synchronization circuit with synchronized

 vertical divider system for 60 HzTDA2579C

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Flyback input pulse (pin 12) |  |  |  |  |  |  |
| $\mathrm{V}_{12}$ | switching voltage level |  | - | 0.9 | - | V |
| $\mathrm{l}_{12}$ | input current |  | 0.2 | - | 3 | mA |
| $\mathrm{V}_{12(\mathrm{p}-\mathrm{p})}$ | input pulse (peak-to-peak value) |  | - | - | 12 | V |
| $\mathrm{R}_{12}$ | input resistance |  | - | 3.5 | - | $\mathrm{k} \Omega$ |
| $\mathrm{t}_{\mathrm{d}}$ | phase position without shift; time between the middle of the sync pulse at pin 5 and the middle of the horizontal blanking pulse at pin 17 |  | 2.1 | 2.5 | 2.9 | $\mu \mathrm{s}$ |
| Vertical ramp generator (pin 3) |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{c}}$ | charge current pulse width |  | - | $26 t_{\text {clk }}$ | - |  |
| $\mathrm{I}_{3}$ | charge current |  | - | 3 | - | mA |
| $\mathrm{V}_{3}$ | top level ramp signal voltage divider in 60 Hz mode | note 12 | 4.55 | 4.85 | 5.25 | V |
| $\mathrm{V}_{3(p-p)}$ | ramp amplitude (peak-to-peak value); $\mathrm{R}_{4}=330 \mathrm{k} \Omega ; \mathrm{f}_{\mathrm{V}}=60 \mathrm{~Hz}$ | $\mathrm{C}_{3}=150 \mathrm{nF}$; note 12 | - | 2.5 | - | V |

## Current source (pin 4)

| $\mathrm{V}_{4}$ | output voltage | $\mathrm{I}_{4}=20 \mu \mathrm{~A}$ | 7 | 7.5 | 7.9 | V |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{I}_{4}$ | allowed current range | $\mathrm{T}_{\text {amb }}=25$ to $70^{\circ} \mathrm{C}$ | 10 | - | 75 | $\mu \mathrm{~A}$ |
| TC | temperature coefficient output voltage | $\mathrm{I}_{4}=40 \mu \mathrm{~A}$ | - | 50 | - | $10^{-6} / \mathrm{K}$ |

## Current source (pin 3)

| $\mathrm{I}_{3 / 4}$ | current ratio pin 3/pin 4 | $\mathrm{I}_{4}=35 \mu \mathrm{~A} ; \mathrm{V}_{3}=2 \mathrm{~V}$ | - | 1.05 | - |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| TC | temperature coefficient $\mathrm{I}_{3}$ | $\mathrm{I}_{4}=40 \mu \mathrm{~A} ; \mathrm{R}_{4}$ fixed | - | 100 | - | $10^{-6} / \mathrm{K}$ |

## Comparator (pin 2)

| $\mathrm{V}_{2}$ | input voltage DC level | $\begin{aligned} & \mathrm{R}_{4}=330 \mathrm{k} \Omega ; \\ & \mathrm{C}_{3}=150 \mathrm{nF} \end{aligned}$ | 0.98 | 1.075 | 1.17 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{2(p-p)}$ | input voltage AC level (peak-to-peak value) | $\begin{aligned} & \mathrm{R}_{4}=330 \mathrm{k} \Omega ; \\ & \mathrm{C}_{3}=150 \mathrm{nF} \end{aligned}$ | - | 0.8 | - | V |
| $\mathrm{I}_{2}$ | input current | $\mathrm{V}_{2}=0 \mathrm{~V}$ | - | - | 1 | $\mu \mathrm{A}$ |
| Vertical output stage (pin 1) npn emitter follower |  |  |  |  |  |  |
| $\mathrm{V}_{1}$ | maximum output voltage | $\mathrm{l}_{1}=+1.5 \mathrm{~mA}$; note 12 | 5 | 5.5 | 6.3 | V |
| $\mathrm{R}_{\mathrm{S}}$ | sync separator resistor |  | - | 170 | - | $\Omega$ |
| $\mathrm{I}_{\text {sink }}$ | continuous sink current |  | - | 0.25 | - | mA |
| Vertical guard circuit (pin 2) |  |  |  |  |  |  |
| $\mathrm{V}_{2 \mathrm{H}}$ | active switching level HIGH | $\mathrm{V}_{17}=2.5 \mathrm{~V}$; note 12 | >1.7 | 1.85 | 2.0 | V |
| $\mathrm{V}_{2 \mathrm{~L}}$ | active switching level LOW | $\mathrm{V}_{17}=2.5 \mathrm{~V}$; note 12 | <0.25 | 0.35 | 0.45 | V |

## Synchronization circuit with synchronized

TDA2579C vertical divider system for 60 Hz

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Internal vertical sync pulse separator |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{d} 1}$ | delay between video signal at pin 5 and <br> internally separated vertical sync pulse; <br> normal signal condition |  | 12 | 19 | 25 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{d} 2}$ | delay between video signal at pin 5 and <br> internally separated vertical sync pulse; <br> noisy signal condition | $\mathrm{V}_{18} \geq 1.2 \mathrm{~V}$ | - | - | -17 | $\mu \mathrm{~s}$ |

Notes to the characteristics

1. Value inclusive $R_{L}$ pin 11 to pin $16=6.8 \mathrm{k} \Omega$.
2. Up to 1 V peak-to-peak the slicing level is constant, at amplitudes exceeding 1 V peak-to-peak the slicing level will increase.
3. The slicing level is fixed by the formula:
$p=\frac{R_{s}}{5.3 \times R_{s}} \times 100 \%$.
Where $R_{S}$ is the resistor between pins 6 and in $k \Omega$; top sync $=100 \%$.
4. $\mathrm{S} / \mathrm{N}=20 \log \frac{\text { Video voltage (black-to-white signal) }}{\text { Noise (RMS) }}$

A low-pass filter of $1 \mathrm{k} \Omega$ and 150 pF decreases the noise content of the CVBS signal by 6 dB .
5. Undercompensated.
6. Overcompensated.
7. Measured between pin 5 and sandcastle output pin 17.
8. Measured with $3.3 \mu \mathrm{~F}$ feedback capacitor between pin 16 and $6.8 \mu \mathrm{~F}$ capacitor in PLL filter pin 8.
9. Maximum divider ratio $(60 \mathrm{~Hz})$ :
$\mathrm{n}=\frac{2 \times \mathrm{f}_{\mathrm{H}}}{\mathrm{f}_{\mathrm{V}}}=576$ (2 clock pulses per video line).
Start vertical blanking:

- search (large) window mode ( 60 Hz )
- reset divider = start vertical sync pulse plus 1 clock pulse
- small/standard window mode ( 60 Hz )
- clock pulse 517.

Stop vertical blanking:

- all window modes ( 60 Hz )
- clock pulse 34.

10. Depends on DC level of pin 5 , value given is valid for $\mathrm{V}_{5} \approx 5 \mathrm{~V}$.
11. Valid for $\frac{2 \times f_{H}}{f_{V}}<576$.
12. Value related to internal Zener diode reference voltage. Spread includes complete spread of reference voltage.

## Synchronization circuit with synchronized



One video line equals two counter pulses.
Reset counter $32 \mu$ s after start of vertical sync pulse at pin 5 .
Reset counter = counter state 0 .
Fig. 4 Counter system.

## Synchronization circuit with synchronized

 vertical divider system for 60 Hz

Two counter pulses equals one video line.
Fig. 5 Timing diagram.

## Synchronization circuit with synchronized vertical divider system for 60 Hz



## Synchronization circuit with synchronized vertical divider system for 60 Hz


(1) Dependent on printed-circuit board layout.

Fig. 7 TDA2579C and TDA3654 combination $110^{\circ}$ Flat Square picture tube.

## Synchronization circuit with synchronized <br> TDA2579C vertical divider system for 60 Hz

## PACKAGE OUTLINE



Dimensions in mm.
Fig. 8 18-lead dual in-line; plastic (SOT102)

## SOLDERING

## Plastic dual in-line packages

BY DIP OR WAVE
The maximum permissible temperature of the solder is $260^{\circ} \mathrm{C}$; this temperature must not be in contact with the joint for more than 5 s . The total contact time of successive solder waves must not exceed 5 s .
The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified storage maximum. If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

## Repairing soldered Joints

Apply the soldering iron below the seating plane (or not more than 2 mm above it). If its temperature is below $300^{\circ} \mathrm{C}$, it must not be in contact for more than 10 s ; if between 300 and $400^{\circ} \mathrm{C}$, for not more than 5 s .

## Synchronization circuit with synchronized <br> TDA2579C vertical divider system for 60 Hz

## DEFINITIONS

| Data sheet status |  |
| :--- | :--- |
| Objective specification | This data sheet contains target or goal specifications for product development. |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |
| Product specification | This data sheet contains final product specifications. |
| Limiting values |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or <br> more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation <br> of the device at these or at any other conditions above those given in the Characteristics sections of the specification <br> is not implied. Exposure to limiting values for extended periods may affect device reliability. |  |
| Application information |  |
| Where application information is given, it is advisory and does not form part of the specification. |  |

## LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

